blob: 03cf8366ffe4c09f5097df06b167eb41e89bdf92 [file] [log] [blame]
Martin Roth1a3de8e2022-10-06 15:57:21 -06001# SPDX-License-Identifier: GPL-2.0-only
2
3# TODO: Evaluate what can be moved to a common directory
Martin Roth20646cd2023-01-04 21:27:06 -07004# TODO: Update for Phoenix
Martin Roth1a3de8e2022-10-06 15:57:21 -06005
Martin Roth20646cd2023-01-04 21:27:06 -07006config SOC_AMD_PHOENIX
Martin Roth1a3de8e2022-10-06 15:57:21 -06007 bool
Martin Roth1a3de8e2022-10-06 15:57:21 -06008 select ACPI_SOC_NVS
Martin Roth1a3de8e2022-10-06 15:57:21 -06009 select ARCH_X86
10 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
11 select DRIVERS_USB_ACPI
12 select DRIVERS_USB_PCI_XHCI
13 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
14 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
15 select FSP_COMPRESS_FSP_S_LZ4
16 select GENERIC_GPIO_LIB
17 select HAVE_ACPI_TABLES
18 select HAVE_CF9_RESET
19 select HAVE_EM100_SUPPORT
20 select HAVE_FSP_GOP
21 select HAVE_SMI_HANDLER
22 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060023 select NO_DDR4
24 select NO_DDR3
25 select NO_DDR2
26 select NO_LPDDR4
Martin Roth1a3de8e2022-10-06 15:57:21 -060027 select PARALLEL_MP_AP_WORK
28 select PLATFORM_USES_FSP2_0
29 select PROVIDES_ROM_SHARING
30 select PSP_SUPPORTS_EFS2_RELATIVE_ADDR if VBOOT_STARTS_BEFORE_BOOTBLOCK
31 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
32 select RESET_VECTOR_IN_RAM
33 select RTC
34 select SOC_AMD_COMMON
Fred Reitberger2dceb122022-11-04 14:37:34 -040035 select SOC_AMD_COMMON_BLOCK_ACP_GEN2
Martin Roth9c64c082022-10-18 17:54:52 -060036 select SOC_AMD_COMMON_BLOCK_ACPI # TODO: Check if this is still correct
37 select SOC_AMD_COMMON_BLOCK_ACPIMMIO # TODO: Check if this is still correct
38 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB # TODO: Check if this is still correct
39 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC # TODO: Check if this is still correct
40 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO # TODO: Check if this is still correct
41 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS # TODO: Check if this is still correct
Fred Reitberger2dceb122022-11-04 14:37:34 -040042 select SOC_AMD_COMMON_BLOCK_AOAC
Martin Roth9c64c082022-10-18 17:54:52 -060043 select SOC_AMD_COMMON_BLOCK_APOB # TODO: Check if this is still correct
Fred Reitberger2dceb122022-11-04 14:37:34 -040044 select SOC_AMD_COMMON_BLOCK_APOB_HASH
45 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Fred Reitberger28908412022-11-01 10:49:16 -040046 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Fred Reitberger267edec2022-12-13 12:56:09 -050047 select SOC_AMD_COMMON_BLOCK_ESPI_EXTENDED_DECODE_RANGES
Martin Roth9c64c082022-10-18 17:54:52 -060048 select SOC_AMD_COMMON_BLOCK_GRAPHICS # TODO: Check if this is still correct
Fred Reitberger267edec2022-12-13 12:56:09 -050049 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
50 select SOC_AMD_COMMON_BLOCK_HAS_ESPI_ALERT_ENABLE
Fred Reitberger2dceb122022-11-04 14:37:34 -040051 select SOC_AMD_COMMON_BLOCK_I2C
52 select SOC_AMD_COMMON_BLOCK_I23C_PAD_CTRL
53 select SOC_AMD_COMMON_BLOCK_IOMMU
Fred Reitberger267edec2022-12-13 12:56:09 -050054 select SOC_AMD_COMMON_BLOCK_LPC
Fred Reitberger2dceb122022-11-04 14:37:34 -040055 select SOC_AMD_COMMON_BLOCK_MCAX
56 select SOC_AMD_COMMON_BLOCK_NONCAR
Fred Reitbergera6514e22022-12-07 08:39:55 -050057 select SOC_AMD_COMMON_BLOCK_PCI
58 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
59 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
60 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Fred Reitberger2dceb122022-11-04 14:37:34 -040061 select SOC_AMD_COMMON_BLOCK_PM
62 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Martin Roth9c64c082022-10-18 17:54:52 -060063 select SOC_AMD_COMMON_BLOCK_PSP_GEN2 # TODO: Check if this is still correct
Martin Roth10c43a22023-02-02 17:21:37 -070064 select SOC_AMD_COMMON_BLOCK_RESET
Fred Reitberger2dceb122022-11-04 14:37:34 -040065 select SOC_AMD_COMMON_BLOCK_SMBUS
66 select SOC_AMD_COMMON_BLOCK_SMI
Fred Reitberger267edec2022-12-13 12:56:09 -050067 select SOC_AMD_COMMON_BLOCK_SMM
68 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held65d822e2023-01-12 23:11:42 +010069 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Fred Reitberger2dceb122022-11-04 14:37:34 -040070 select SOC_AMD_COMMON_BLOCK_SPI
71 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
72 select SOC_AMD_COMMON_BLOCK_UART
73 select SOC_AMD_COMMON_BLOCK_UCODE
Martin Roth9c64c082022-10-18 17:54:52 -060074 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB # TODO: Check if this is still correct
75 select SOC_AMD_COMMON_FSP_DMI_TABLES # TODO: Check if this is still correct
76 select SOC_AMD_COMMON_FSP_PCI # TODO: Check if this is still correct
Fred Reitberger010c4082023-01-11 15:11:48 -050077 select SOC_AMD_COMMON_FSP_PRELOAD_FSPS
Martin Roth1a3de8e2022-10-06 15:57:21 -060078 select SSE2
79 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060080 select USE_DDR5
Martin Roth1a3de8e2022-10-06 15:57:21 -060081 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
82 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
83 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
84 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
85 select X86_AMD_FIXED_MTRRS
86 select X86_INIT_NEED_1_SIPI
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010087 help
Martin Roth20646cd2023-01-04 21:27:06 -070088 AMD Phoenix support
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010089
Martin Roth20646cd2023-01-04 21:27:06 -070090if SOC_AMD_PHOENIX
Martin Roth1a3de8e2022-10-06 15:57:21 -060091
Martin Roth1a3de8e2022-10-06 15:57:21 -060092config CHIPSET_DEVICETREE
93 string
Martin Roth20646cd2023-01-04 21:27:06 -070094 default "soc/amd/phoenix/chipset.cb"
Martin Roth1a3de8e2022-10-06 15:57:21 -060095
96config EARLY_RESERVED_DRAM_BASE
97 hex
98 default 0x2000000
99 help
100 This variable defines the base address of the DRAM which is reserved
101 for usage by coreboot in early stages (i.e. before ramstage is up).
102 This memory gets reserved in BIOS tables to ensure that the OS does
103 not use it, thus preventing corruption of OS memory in case of S3
104 resume.
105
106config EARLYRAM_BSP_STACK_SIZE
107 hex
108 default 0x1000
109
110config PSP_APOB_DRAM_ADDRESS
111 hex
112 default 0x2001000
113 help
114 Location in DRAM where the PSP will copy the AGESA PSP Output
115 Block.
116
117config PSP_APOB_DRAM_SIZE
118 hex
119 default 0x1E000
120
121config PSP_SHAREDMEM_BASE
122 hex
123 default 0x201F000 if VBOOT
124 default 0x0
125 help
126 This variable defines the base address in DRAM memory where PSP copies
127 the vboot workbuf. This is used in the linker script to have a static
128 allocation for the buffer as well as for adding relevant entries in
129 the BIOS directory table for the PSP.
130
131config PSP_SHAREDMEM_SIZE
132 hex
133 default 0x8000 if VBOOT
134 default 0x0
135 help
136 Sets the maximum size for the PSP to pass the vboot workbuf and
137 any logs or timestamps back to coreboot. This will be copied
138 into main memory by the PSP and will be available when the x86 is
139 started. The workbuf's base depends on the address of the reset
140 vector.
141
142config PRE_X86_CBMEM_CONSOLE_SIZE
143 hex
144 default 0x1600
145 help
146 Size of the CBMEM console used in PSP verstage.
147
148config PRERAM_CBMEM_CONSOLE_SIZE
149 hex
150 default 0x1600
151 help
152 Increase this value if preram cbmem console is getting truncated
153
154config CBFS_MCACHE_SIZE
155 hex
156 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
157
158config C_ENV_BOOTBLOCK_SIZE
159 hex
160 default 0x10000
161 help
162 Sets the size of the bootblock stage that should be loaded in DRAM.
163 This variable controls the DRAM allocation size in linker script
164 for bootblock stage.
165
166config ROMSTAGE_ADDR
167 hex
168 default 0x2040000
169 help
170 Sets the address in DRAM where romstage should be loaded.
171
172config ROMSTAGE_SIZE
173 hex
174 default 0x80000
175 help
176 Sets the size of DRAM allocation for romstage in linker script.
177
178config FSP_M_ADDR
179 hex
180 default 0x20C0000
181 help
182 Sets the address in DRAM where FSP-M should be loaded. cbfstool
183 performs relocation of FSP-M to this address.
184
185config FSP_M_SIZE
186 hex
187 default 0xC0000
188 help
189 Sets the size of DRAM allocation for FSP-M in linker script.
190
191config FSP_TEMP_RAM_SIZE
192 hex
193 default 0x40000
194 help
195 The amount of coreboot-allocated heap and stack usage by the FSP.
196
197config VERSTAGE_ADDR
198 hex
199 depends on VBOOT_SEPARATE_VERSTAGE
200 default 0x2180000
201 help
202 Sets the address in DRAM where verstage should be loaded if running
203 as a separate stage on x86.
204
205config VERSTAGE_SIZE
206 hex
207 depends on VBOOT_SEPARATE_VERSTAGE
208 default 0x80000
209 help
210 Sets the size of DRAM allocation for verstage in linker script if
211 running as a separate stage on x86.
212
213config ASYNC_FILE_LOADING
214 bool "Loads files from SPI asynchronously"
215 select COOP_MULTITASKING
216 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
217 select CBFS_PRELOAD
218 help
219 When enabled, the platform will use the LPC SPI DMA controller to
220 asynchronously load contents from the SPI ROM. This will improve
221 boot time because the CPUs can be performing useful work while the
222 SPI contents are being preloaded.
223
224config CBFS_CACHE_SIZE
225 hex
226 default 0x40000 if CBFS_PRELOAD
227
228config RO_REGION_ONLY
229 string
230 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
231 default "apu/amdfw"
232
233config ECAM_MMCONF_BASE_ADDRESS
Ritul Guru75a073d2023-01-12 17:42:54 +0530234 default 0xE0000000
Martin Roth1a3de8e2022-10-06 15:57:21 -0600235
236config ECAM_MMCONF_BUS_NUMBER
Ritul Guru75a073d2023-01-12 17:42:54 +0530237 default 256
Martin Roth1a3de8e2022-10-06 15:57:21 -0600238
239config MAX_CPUS
240 int
Martin Roth1a3de8e2022-10-06 15:57:21 -0600241 default 16
242 help
243 Maximum number of threads the platform can have.
244
245config CONSOLE_UART_BASE_ADDRESS
246 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
247 hex
248 default 0xfedc9000 if UART_FOR_CONSOLE = 0
249 default 0xfedca000 if UART_FOR_CONSOLE = 1
250 default 0xfedce000 if UART_FOR_CONSOLE = 2
251 default 0xfedcf000 if UART_FOR_CONSOLE = 3
252 default 0xfedd1000 if UART_FOR_CONSOLE = 4
253
254config SMM_TSEG_SIZE
255 hex
256 default 0x800000 if HAVE_SMI_HANDLER
257 default 0x0
258
259config SMM_RESERVED_SIZE
260 hex
261 default 0x180000
262
263config SMM_MODULE_STACK_SIZE
264 hex
265 default 0x800
266
267config ACPI_BERT
268 bool "Build ACPI BERT Table"
269 default y
270 depends on HAVE_ACPI_TABLES
271 help
272 Report Machine Check errors identified in POST to the OS in an
273 ACPI Boot Error Record Table.
274
275config ACPI_BERT_SIZE
276 hex
277 default 0x4000 if ACPI_BERT
278 default 0x0
279 help
280 Specify the amount of DRAM reserved for gathering the data used to
281 generate the ACPI table.
282
283config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
284 int
285 default 150
286
287config DISABLE_SPI_FLASH_ROM_SHARING
288 def_bool n
289 help
290 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
291 which indicates a board level ROM transaction request. This
292 removes arbitration with board and assumes the chipset controls
293 the SPI flash bus entirely.
294
295config DISABLE_KEYBOARD_RESET_PIN
296 bool
297 help
Martin Roth9ceac742023-02-08 14:26:02 -0700298 Instruct the SoC to not to reset based on the state of GPIO_21, KBDRST_L.
Martin Roth1a3de8e2022-10-06 15:57:21 -0600299
300config ACPI_SSDT_PSD_INDEPENDENT
301 bool "Allow core p-state independent transitions"
302 default y
303 help
304 AMD recommends the ACPI _PSD object to be configured to cause
305 cores to transition between p-states independently. A vendor may
306 choose to generate _PSD object to allow cores to transition together.
307
308menu "PSP Configuration Options"
309
310config AMD_FWM_POSITION_INDEX
311 int "Firmware Directory Table location (0 to 5)"
312 range 0 5
313 default 0 if BOARD_ROMSIZE_KB_512
314 default 1 if BOARD_ROMSIZE_KB_1024
315 default 2 if BOARD_ROMSIZE_KB_2048
316 default 3 if BOARD_ROMSIZE_KB_4096
317 default 4 if BOARD_ROMSIZE_KB_8192
318 default 5 if BOARD_ROMSIZE_KB_16384
319 help
320 Typically this is calculated by the ROM size, but there may
321 be situations where you want to put the firmware directory
322 table in a different location.
323 0: 512 KB - 0xFFFA0000
324 1: 1 MB - 0xFFF20000
325 2: 2 MB - 0xFFE20000
326 3: 4 MB - 0xFFC20000
327 4: 8 MB - 0xFF820000
328 5: 16 MB - 0xFF020000
329
330comment "AMD Firmware Directory Table set to location for 512KB ROM"
331 depends on AMD_FWM_POSITION_INDEX = 0
332comment "AMD Firmware Directory Table set to location for 1MB ROM"
333 depends on AMD_FWM_POSITION_INDEX = 1
334comment "AMD Firmware Directory Table set to location for 2MB ROM"
335 depends on AMD_FWM_POSITION_INDEX = 2
336comment "AMD Firmware Directory Table set to location for 4MB ROM"
337 depends on AMD_FWM_POSITION_INDEX = 3
338comment "AMD Firmware Directory Table set to location for 8MB ROM"
339 depends on AMD_FWM_POSITION_INDEX = 4
340comment "AMD Firmware Directory Table set to location for 16MB ROM"
341 depends on AMD_FWM_POSITION_INDEX = 5
342
343config AMDFW_CONFIG_FILE
344 string "AMD PSP Firmware config file"
Martin Roth20646cd2023-01-04 21:27:06 -0700345 default "src/soc/amd/phoenix/fw.cfg"
Martin Roth1a3de8e2022-10-06 15:57:21 -0600346 help
347 Specify the path/location of AMD PSP Firmware config file.
348
349config PSP_DISABLE_POSTCODES
350 bool "Disable PSP post codes"
351 help
352 Disables the output of port80 post codes from PSP.
353
354config PSP_POSTCODES_ON_ESPI
355 bool "Use eSPI bus for PSP post codes"
356 default y
357 depends on !PSP_DISABLE_POSTCODES
358 help
359 Select to send PSP port80 post codes on eSPI bus.
360 If not selected, PSP port80 codes will be sent on LPC bus.
361
362config PSP_LOAD_MP2_FW
363 bool
364 default n
365 help
366 Include the MP2 firmwares and configuration into the PSP build.
367
368 If unsure, answer 'n'
369
370config PSP_UNLOCK_SECURE_DEBUG
371 bool "Unlock secure debug"
372 default y
373 help
374 Select this item to enable secure debug options in PSP.
375
376config HAVE_PSP_WHITELIST_FILE
377 bool "Include a debug whitelist file in PSP build"
378 default n
379 help
380 Support secured unlock prior to reset using a whitelisted
381 serial number. This feature requires a signed whitelist image
382 and bootloader from AMD.
383
384 If unsure, answer 'n'
385
386config PSP_WHITELIST_FILE
387 string "Debug whitelist file path"
388 depends on HAVE_PSP_WHITELIST_FILE
Martin Roth20646cd2023-01-04 21:27:06 -0700389 default "site-local/3rdparty/amd_blobs/phoenix/PSP/wtl-phx.sbin"
Martin Roth1a3de8e2022-10-06 15:57:21 -0600390
391config HAVE_SPL_FILE
392 bool "Have a mainboard specific SPL table file"
393 default n
394 help
395 Have a mainboard specific Security Patch Level (SPL) table file. SPL file
396 is required to support PSP FW anti-rollback and needs to be created by AMD.
397 The default SPL file applies to all boards that use the concerned SoC and
398 is dropped under 3rdparty/blobs. The mainboard specific SPL file override
399 can be applied through SPL_TABLE_FILE config.
400
401 If unsure, answer 'n'
402
403config SPL_TABLE_FILE
404 string "SPL table file"
405 depends on HAVE_SPL_FILE
Martin Roth20646cd2023-01-04 21:27:06 -0700406 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/TypeId0x55_SplTableBl_PHX.sbin"
Martin Roth1a3de8e2022-10-06 15:57:21 -0600407
408config HAVE_SPL_RW_AB_FILE
409 bool "Have a separate mainboard-specific SPL file in RW A/B partitions"
410 default n
411 depends on HAVE_SPL_FILE
412 depends on VBOOT_SLOTS_RW_AB
413 help
414 Have separate mainboard-specific Security Patch Level (SPL) table
415 file for the RW A/B FMAP partitions. See the help text of
416 HAVE_SPL_FILE for a more detailed description.
417
418config SPL_RW_AB_TABLE_FILE
419 string "Separate SPL table file for RW A/B partitions"
420 depends on HAVE_SPL_RW_AB_FILE
Martin Roth20646cd2023-01-04 21:27:06 -0700421 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/TypeId0x55_SplTableBl_PHX.sbin"
Martin Roth1a3de8e2022-10-06 15:57:21 -0600422
423config PSP_SOFTFUSE_BITS
424 string "PSP Soft Fuse bits to enable"
425 default "34 28 6"
426 help
427 Space separated list of Soft Fuse bits to enable.
428 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
429 Bit 7: Disable PSP postcodes on Renoir and newer chips only
430 (Set by PSP_DISABLE_PORT80)
431 Bit 15: PSP debug output destination:
432 0=SoC MMIO UART, 1=IO port 0x3F8
433 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
434
435 See #55758 (NDA) for additional bit definitions.
436
437config PSP_VERSTAGE_FILE
438 string "Specify the PSP_verstage file path"
439 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
440 default "\$(obj)/psp_verstage.bin"
441 help
442 Add psp_verstage file to the build & PSP Directory Table
443
444config PSP_VERSTAGE_SIGNING_TOKEN
445 string "Specify the PSP_verstage Signature Token file path"
446 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
447 default ""
448 help
449 Add psp_verstage signature token to the build & PSP Directory Table
450
451endmenu
452
453config VBOOT
454 select VBOOT_VBNV_CMOS
455 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
456
457config VBOOT_STARTS_BEFORE_BOOTBLOCK
458 def_bool n
459 depends on VBOOT
460 select ARCH_VERSTAGE_ARMV7
461 help
462 Runs verstage on the PSP. Only available on
463 certain ChromeOS branded parts from AMD.
464
465config VBOOT_HASH_BLOCK_SIZE
466 hex
467 default 0x9000
468 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
469 help
470 Because the bulk of the time in psp_verstage to hash the RO cbfs is
471 spent in the overhead of doing svc calls, increasing the hash block
472 size significantly cuts the verstage hashing time as seen below.
473
474 4k takes 180ms
475 16k takes 44ms
476 32k takes 33.7ms
477 36k takes 32.5ms
478 There's actually still room for an even bigger stack, but we've
479 reached a point of diminishing returns.
480
481config CMOS_RECOVERY_BYTE
482 hex
483 default 0x51
484 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
485 help
486 If the workbuf is not passed from the PSP to coreboot, set the
487 recovery flag and reboot. The PSP will read this byte, mark the
488 recovery request in VBNV, and reset the system into recovery mode.
489
490 This is the byte before the default first byte used by VBNV
491 (0x26 + 0x0E - 1)
492
493if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
494
495config RWA_REGION_ONLY
496 string
497 default "apu/amdfw_a"
498 help
499 Add a space-delimited list of filenames that should only be in the
500 RW-A section.
501
502config RWB_REGION_ONLY
503 string
504 default "apu/amdfw_b"
505 help
506 Add a space-delimited list of filenames that should only be in the
507 RW-B section.
508
509endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
510
511endif # SOC_AMD_REMBRANDT_BASE