blob: 38f2ad085cd1099710a2d17e434fcb58759e9ff0 [file] [log] [blame]
Eric Biederman8ca8d762003-04-22 19:02:15 +00001#ifndef PC80_MC146818RTC_H
2#define PC80_MC146818RTC_H
3
Edward O'Callaghanc5fff752014-06-24 16:29:12 +10004#if CONFIG_ARCH_X86
5
Edward O'Callaghan502c3db2014-06-21 23:02:46 +10006#include <arch/io.h>
Alexandru Gagniucd7134e02013-11-23 18:54:44 -06007#include <types.h>
8
Eric Biederman8ca8d762003-04-22 19:02:15 +00009#ifndef RTC_BASE_PORT
10#define RTC_BASE_PORT 0x70
11#endif
12
13#define RTC_PORT(x) (RTC_BASE_PORT + (x))
14
Eric Biederman8ca8d762003-04-22 19:02:15 +000015/* control registers - Moto names
16 */
17#define RTC_REG_A 10
18#define RTC_REG_B 11
19#define RTC_REG_C 12
20#define RTC_REG_D 13
21
22
23/**********************************************************************
24 * register details
25 **********************************************************************/
26#define RTC_FREQ_SELECT RTC_REG_A
27
Timothy Pearson3bfd7cc2015-11-01 02:13:17 -060028#define RTC_BOOT_NORMAL 0x1
29
Eric Biederman8ca8d762003-04-22 19:02:15 +000030/* update-in-progress - set to "1" 244 microsecs before RTC goes off the bus,
31 * reset after update (may take 1.984ms @ 32768Hz RefClock) is complete,
Martin Roth0cb07e32013-07-09 21:46:01 -060032 * totaling to a max high interval of 2.228 ms.
Eric Biederman8ca8d762003-04-22 19:02:15 +000033 */
34# define RTC_UIP 0x80
35# define RTC_DIV_CTL 0x70
36 /* divider control: refclock values 4.194 / 1.049 MHz / 32.768 kHz */
37# define RTC_REF_CLCK_4MHZ 0x00
38# define RTC_REF_CLCK_1MHZ 0x10
39# define RTC_REF_CLCK_32KHZ 0x20
40 /* 2 values for divider stage reset, others for "testing purposes only" */
41# define RTC_DIV_RESET1 0x60
42# define RTC_DIV_RESET2 0x70
43 /* Periodic intr. / Square wave rate select. 0=none, 1=32.8kHz,... 15=2Hz */
44# define RTC_RATE_SELECT 0x0F
45# define RTC_RATE_NONE 0x00
46# define RTC_RATE_32786HZ 0x01
47# define RTC_RATE_16384HZ 0x02
48# define RTC_RATE_8192HZ 0x03
49# define RTC_RATE_4096HZ 0x04
50# define RTC_RATE_2048HZ 0x05
51# define RTC_RATE_1024HZ 0x06
52# define RTC_RATE_512HZ 0x07
53# define RTC_RATE_256HZ 0x08
54# define RTC_RATE_128HZ 0x09
55# define RTC_RATE_64HZ 0x0a
56# define RTC_RATE_32HZ 0x0b
57# define RTC_RATE_16HZ 0x0c
58# define RTC_RATE_8HZ 0x0d
59# define RTC_RATE_4HZ 0x0e
60# define RTC_RATE_2HZ 0x0f
61
62/**********************************************************************/
63#define RTC_CONTROL RTC_REG_B
64# define RTC_SET 0x80 /* disable updates for clock setting */
65# define RTC_PIE 0x40 /* periodic interrupt enable */
66# define RTC_AIE 0x20 /* alarm interrupt enable */
67# define RTC_UIE 0x10 /* update-finished interrupt enable */
68# define RTC_SQWE 0x08 /* enable square-wave output */
69# define RTC_DM_BINARY 0x04 /* all time/date values are BCD if clear */
70# define RTC_24H 0x02 /* 24 hour mode - else hours bit 7 means pm */
71# define RTC_DST_EN 0x01 /* auto switch DST - works f. USA only */
72
73/**********************************************************************/
74#define RTC_INTR_FLAGS RTC_REG_C
75/* caution - cleared by read */
76# define RTC_IRQF 0x80 /* any of the following 3 is active */
77# define RTC_PF 0x40
78# define RTC_AF 0x20
79# define RTC_UF 0x10
80
81/**********************************************************************/
82#define RTC_VALID RTC_REG_D
83# define RTC_VRT 0x80 /* valid RAM and time */
84/**********************************************************************/
85
Duncan Lauriec8c836f2012-06-23 13:22:25 -070086/* Date and Time in RTC CMOS */
87#define RTC_CLK_SECOND 0
88#define RTC_CLK_SECOND_ALARM 1
89#define RTC_CLK_MINUTE 2
90#define RTC_CLK_MINUTE_ALARM 3
91#define RTC_CLK_HOUR 4
92#define RTC_CLK_HOUR_ALARM 5
93#define RTC_CLK_DAYOFWEEK 6
94#define RTC_CLK_DAYOFMONTH 7
95#define RTC_CLK_MONTH 8
96#define RTC_CLK_YEAR 9
zbaoa1e6a9c2012-08-02 19:02:26 +080097#define RTC_CLK_ALTCENTURY 0x32
98
Eric Biederman8ca8d762003-04-22 19:02:15 +000099/* On PCs, the checksum is built only over bytes 16..45 */
100#define PC_CKS_RANGE_START 16
101#define PC_CKS_RANGE_END 45
102#define PC_CKS_LOC 46
103
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000104#ifndef UTIL_BUILD_OPTION_TABLE
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000105static inline unsigned char cmos_read(unsigned char addr)
106{
107 int offs = 0;
108 if (addr >= 128) {
109 offs = 2;
110 addr -= 128;
111 }
112 outb(addr, RTC_BASE_PORT + offs + 0);
113 return inb(RTC_BASE_PORT + offs + 1);
114}
115
Patrick Georgif9439012012-11-15 14:54:05 +0100116static inline void cmos_write_inner(unsigned char val, unsigned char addr)
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000117{
118 int offs = 0;
119 if (addr >= 128) {
120 offs = 2;
121 addr -= 128;
122 }
123 outb(addr, RTC_BASE_PORT + offs + 0);
124 outb(val, RTC_BASE_PORT + offs + 1);
125}
Duncan Laurie654f2932011-09-26 13:24:40 -0700126
Patrick Georgif9439012012-11-15 14:54:05 +0100127static inline void cmos_write(unsigned char val, unsigned char addr)
128{
129 u8 control_state = cmos_read(RTC_CONTROL);
130 /* There are various places where RTC bits might be hiding,
131 * eg. the Century / AltCentury byte. So to be safe, disable
132 * RTC before changing any value.
133 */
134 if ((addr != RTC_CONTROL) && !(control_state & RTC_SET)) {
135 cmos_write_inner(control_state | RTC_SET, RTC_CONTROL);
136 }
137 cmos_write_inner(val, addr);
138 /* reset to prior configuration */
139 if ((addr != RTC_CONTROL) && !(control_state & RTC_SET)) {
140 cmos_write_inner(control_state, RTC_CONTROL);
141 }
142}
143
144static inline void cmos_disable_rtc(void)
145{
146 u8 control_state = cmos_read(RTC_CONTROL);
147 cmos_write(control_state | RTC_SET, RTC_CONTROL);
148}
149
150static inline void cmos_enable_rtc(void)
151{
152 u8 control_state = cmos_read(RTC_CONTROL);
153 cmos_write(control_state & ~RTC_SET, RTC_CONTROL);
154}
155
Duncan Laurie654f2932011-09-26 13:24:40 -0700156static inline u32 cmos_read32(u8 offset)
157{
158 u32 value = 0;
159 u8 i;
160 for (i = 0; i < sizeof(value); ++i)
161 value |= cmos_read(offset + i) << (i << 3);
162 return value;
163}
164
165static inline void cmos_write32(u8 offset, u32 value)
166{
167 u8 i;
168 for (i = 0; i < sizeof(value); ++i)
169 cmos_write((value >> (i << 3)) & 0xff, offset + i);
170}
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000171#endif
172
173#if !defined(__ROMCC__)
Alexandru Gagniucb5669ba2015-01-30 00:07:12 -0600174void cmos_init(bool invalid);
Gabe Black03abaee212014-04-30 21:31:44 -0700175void cmos_check_update_date(void);
Alexandru Gagniucb5669ba2015-01-30 00:07:12 -0600176
Alexandru Gagniucd7134e02013-11-23 18:54:44 -0600177enum cb_err set_option(const char *name, void *val);
178enum cb_err get_option(void *dest, const char *name);
Patrick Georgib2517532011-05-10 21:53:13 +0000179unsigned read_option_lowlevel(unsigned start, unsigned size, unsigned def);
Alexandru Gagniucb5669ba2015-01-30 00:07:12 -0600180
Edward O'Callaghand638c2b2014-06-26 18:11:07 +1000181#else /* defined(__ROMCC__) */
Stefan Reinauerae5e11d2012-04-27 02:31:28 +0200182#include <drivers/pc80/mc146818rtc_early.c>
Edward O'Callaghand638c2b2014-06-26 18:11:07 +1000183#endif /* !defined(__ROMCC__) */
Patrick Georgib2517532011-05-10 21:53:13 +0000184#define read_option(name, default) read_option_lowlevel(CMOS_VSTART_ ##name, CMOS_VLEN_ ##name, (default))
Eric Biederman8ca8d762003-04-22 19:02:15 +0000185
Duncan Laurieb6e97b12012-09-09 19:09:56 -0700186#if CONFIG_CMOS_POST
187#if CONFIG_USE_OPTION_TABLE
188# include "option_table.h"
189# define CMOS_POST_OFFSET (CMOS_VSTART_cmos_post_offset >> 3)
190#else
Martin Roth46cf9f72015-07-11 13:56:58 -0600191# if defined(CONFIG_CMOS_POST_OFFSET) && CONFIG_CMOS_POST_OFFSET
Duncan Laurieb6e97b12012-09-09 19:09:56 -0700192# define CMOS_POST_OFFSET CONFIG_CMOS_POST_OFFSET
193# else
Martin Roth46cf9f72015-07-11 13:56:58 -0600194# error "Must configure CONFIG_CMOS_POST_OFFSET"
Duncan Laurieb6e97b12012-09-09 19:09:56 -0700195# endif
196#endif
197
Duncan Lauried5686fe2013-06-10 10:21:41 -0700198/*
199 * 0 = Bank Select Magic
200 * 1 = Bank 0 POST
201 * 2 = Bank 1 POST
202 * 3-6 = BANK 0 Extra log
203 * 7-10 = BANK 1 Extra log
204 */
Duncan Laurieb6e97b12012-09-09 19:09:56 -0700205#define CMOS_POST_BANK_OFFSET (CMOS_POST_OFFSET)
206#define CMOS_POST_BANK_0_MAGIC 0x80
207#define CMOS_POST_BANK_0_OFFSET (CMOS_POST_OFFSET + 1)
Duncan Lauried5686fe2013-06-10 10:21:41 -0700208#define CMOS_POST_BANK_0_EXTRA (CMOS_POST_OFFSET + 3)
Duncan Laurieb6e97b12012-09-09 19:09:56 -0700209#define CMOS_POST_BANK_1_MAGIC 0x81
210#define CMOS_POST_BANK_1_OFFSET (CMOS_POST_OFFSET + 2)
Duncan Lauried5686fe2013-06-10 10:21:41 -0700211#define CMOS_POST_BANK_1_EXTRA (CMOS_POST_OFFSET + 7)
Duncan Laurie1fc34612012-09-09 19:14:45 -0700212
Duncan Laurie8adf7a22013-06-10 10:34:20 -0700213#define CMOS_POST_EXTRA_DEV_PATH 0x01
214
Duncan Laurie1fc34612012-09-09 19:14:45 -0700215void cmos_post_log(void);
Edward O'Callaghan5c971422014-04-15 14:32:53 +1000216#else
217static inline void cmos_post_log(void) {}
Duncan Laurieb6e97b12012-09-09 19:09:56 -0700218#endif /* CONFIG_CMOS_POST */
219
Edward O'Callaghanc5fff752014-06-24 16:29:12 +1000220#endif /* CONFIG_ARCH_X86 */
221
Eric Biederman8ca8d762003-04-22 19:02:15 +0000222#endif /* PC80_MC146818RTC_H */