blob: bff03440fa00d431bcb0de827de339f65b0e9a52 [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Aaron Durbin76c37002012-10-30 09:03:43 -05002
Patrick Rudolphe56189c2018-04-18 10:11:59 +02003#include <device/pci_ops.h>
Aaron Durbin76c37002012-10-30 09:03:43 -05004#include "haswell.h"
5
Aaron Durbin76c37002012-10-30 09:03:43 -05006void intel_northbridge_haswell_finalize_smm(void)
7{
Angel Pons385ce9f2020-10-23 10:40:23 +02008 pci_or_config16(HOST_BRIDGE, GGC, 1 << 0);
9 pci_or_config32(HOST_BRIDGE, DPR, 1 << 0);
10 pci_or_config32(HOST_BRIDGE, MESEG_LIMIT, 1 << 10);
11 pci_or_config32(HOST_BRIDGE, REMAPBASE, 1 << 0);
12 pci_or_config32(HOST_BRIDGE, REMAPLIMIT, 1 << 0);
13 pci_or_config32(HOST_BRIDGE, TOM, 1 << 0);
14 pci_or_config32(HOST_BRIDGE, TOUUD, 1 << 0);
15 pci_or_config32(HOST_BRIDGE, BDSM, 1 << 0);
16 pci_or_config32(HOST_BRIDGE, BGSM, 1 << 0);
17 pci_or_config32(HOST_BRIDGE, TSEG, 1 << 0);
18 pci_or_config32(HOST_BRIDGE, TOLUD, 1 << 0);
Aaron Durbin76c37002012-10-30 09:03:43 -050019
Angel Pons1db5bc72020-01-15 00:49:03 +010020 MCHBAR32_OR(MMIO_PAVP_MSG, 1 << 0); /* PAVP */
21 MCHBAR32_OR(SAPMCTL, 1UL << 31); /* SA PM */
22 MCHBAR32_OR(UMAGFXCTL, 1 << 0); /* UMA GFX */
23 MCHBAR32_OR(VTDTRKLCK, 1 << 0); /* VTDTRK */
24 MCHBAR32_OR(REQLIM, 1UL << 31);
25 MCHBAR32_OR(DMIVCLIM, 1UL << 31);
26 MCHBAR32_OR(CRDTLCK, 1 << 0);
Aaron Durbin76c37002012-10-30 09:03:43 -050027
28 /* Memory Controller Lockdown */
Angel Pons1db5bc72020-01-15 00:49:03 +010029 MCHBAR8(MC_LOCK) = 0x8f;
Aaron Durbin76c37002012-10-30 09:03:43 -050030
31 /* Read+write the following */
Angel Pons1db5bc72020-01-15 00:49:03 +010032 MCHBAR32(VDMBDFBARKVM) = MCHBAR32(VDMBDFBARKVM);
33 MCHBAR32(VDMBDFBARPAVP) = MCHBAR32(VDMBDFBARPAVP);
34 MCHBAR32(HDAUDRID) = MCHBAR32(HDAUDRID);
Aaron Durbin76c37002012-10-30 09:03:43 -050035}