blob: 5b36c4b996ddd1e0555f44a44bec3b0705b8b661 [file] [log] [blame]
Vinod Polimera4e93e942022-02-25 13:21:42 +05301/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <console/console.h>
Vinod Polimera4e93e942022-02-25 13:21:42 +05304#include <device/mmio.h>
5#include <edid.h>
Vinod Polimera4e93e942022-02-25 13:21:42 +05306#include <soc/clock.h>
7#include <soc/display/edp_reg.h>
8#include <soc/display/edp_phy.h>
Vinod Polimera4e93e942022-02-25 13:21:42 +05309#include <timer.h>
10
11static void edp_phy_ssc_en(bool en)
12{
13 if (en) {
14 write32(&edp_phy_pll->qserdes_com_ssc_en_center, 0x01);
15 write32(&edp_phy_pll->qserdes_com_ssc_adj_per1, 0x00);
16 write32(&edp_phy_pll->qserdes_com_ssc_per1, 0x36);
17 write32(&edp_phy_pll->qserdes_com_ssc_per2, 0x01);
18 write32(&edp_phy_pll->qserdes_com_ssc_step_size1_mode0, 0x5c);
19 write32(&edp_phy_pll->qserdes_com_ssc_step_size2_mode0, 0x08);
20 } else {
21 write32(&edp_phy_pll->qserdes_com_ssc_en_center, 0x00);
22 }
23}
24
25int edp_phy_enable(void)
26{
27 write32(&edp_phy->pd_ctl, 0x7D);
28 write32(&edp_phy_pll->qserdes_com_bias_en_clkbuflr_en, 0x17);
29 write32(&edp_phy->aux_cfg[1], 0x13);
30 write32(&edp_phy->aux_cfg[2], 0x24);
31 write32(&edp_phy->aux_cfg[3], 0x00);
32 write32(&edp_phy->aux_cfg[4], 0x0a);
33 write32(&edp_phy->aux_cfg[5], 0x26);
34 write32(&edp_phy->aux_cfg[6], 0x0a);
35 write32(&edp_phy->aux_cfg[7], 0x03);
36 write32(&edp_phy->aux_cfg[8], 0x37);
37 write32(&edp_phy->aux_cfg[9], 0x03);
38 write32(&edp_phy->aux_interrupt_mask, 0x1f);
39 write32(&edp_phy->mode, 0xFC);
40
41 if (!wait_us(1000, read32(&edp_phy_pll->qserdes_com_cmn_status) & BIT(7)))
42 printk(BIOS_ERR, "%s: refgen not ready : 0x%x\n", __func__,
43 read32(&edp_phy_pll->qserdes_com_cmn_status));
44
45 write32(&edp_phy_lane_tx0->tx_ldo_config, 0x01);
46 write32(&edp_phy_lane_tx1->tx_ldo_config, 0x01);
47 write32(&edp_phy_lane_tx0->tx_lane_mode1, 0x00);
48 write32(&edp_phy_lane_tx1->tx_lane_mode1, 0x00);
49
50 return 0;
51}
52
53static const u8 edp_hbr2_pre_emphasis[4][4] = {
54 {0x0c, 0x15, 0x19, 0x1e}, /* pe0, 0 db */
55 {0x08, 0x15, 0x19, 0xFF}, /* pe1, 3.5 db */
56 {0x0e, 0x14, 0xFF, 0xFF}, /* pe2, 6.0 db */
57 {0x0d, 0xFF, 0xFF, 0xFF} /* pe3, 9.5 db */
58};
59
60static const u8 edp_hbr2_voltage_swing[4][4] = {
61 {0xb, 0x11, 0x17, 0x1c}, /* sw0, 0.4v */
62 {0x10, 0x19, 0x1f, 0xFF}, /* sw1, 0.6 v */
63 {0x19, 0x1F, 0xFF, 0xFF}, /* sw1, 0.8 v */
64 {0x1f, 0xFF, 0xFF, 0xFF} /* sw1, 1.2 v, optional */
65};
66
67void edp_phy_vm_pe_init(void)
68{
69 write32(&edp_phy_lane_tx0->tx_drv_lvl, edp_hbr2_voltage_swing[0][0]);
70 write32(&edp_phy_lane_tx0->tx_emp_post1_lvl,
71 edp_hbr2_pre_emphasis[0][0]);
72 write32(&edp_phy_lane_tx1->tx_drv_lvl, edp_hbr2_voltage_swing[0][0]);
73 write32(&edp_phy_lane_tx1->tx_emp_post1_lvl,
74 edp_hbr2_pre_emphasis[0][0]);
75
76 write32(&edp_phy_lane_tx0->tx_highz_drvr_en, 4);
77 write32(&edp_phy_lane_tx0->tx_transceiver_bias_en, 3);
78 write32(&edp_phy_lane_tx1->tx_highz_drvr_en, 7);
79 write32(&edp_phy_lane_tx1->tx_transceiver_bias_en, 0);
80 write32(&edp_phy->cfg1, 3);
81}
82
83void edp_phy_config(u8 v_level, u8 p_level)
84{
85 write32(&edp_phy_lane_tx0->tx_drv_lvl,
86 edp_hbr2_voltage_swing[v_level][p_level]);
87 write32(&edp_phy_lane_tx0->tx_emp_post1_lvl,
88 edp_hbr2_pre_emphasis[v_level][p_level]);
89 write32(&edp_phy_lane_tx1->tx_drv_lvl,
90 edp_hbr2_voltage_swing[v_level][p_level]);
91 write32(&edp_phy_lane_tx1->tx_emp_post1_lvl,
92 edp_hbr2_pre_emphasis[v_level][p_level]);
93}
94
95static void edp_phy_pll_vco_init(uint32_t link_rate)
96{
97 edp_phy_ssc_en(true);
98 write32(&edp_phy_pll->qserdes_com_svs_mode_clk_sel, 0x01);
99 write32(&edp_phy_pll->qserdes_com_sysclk_en_sel, 0x0b);
100 write32(&edp_phy_pll->qserdes_com_sys_clk_ctrl, 0x02);
101 write32(&edp_phy_pll->qserdes_com_clk_enable1, 0x0c);
102 write32(&edp_phy_pll->qserdes_com_sysclk_buf_enable, 0x06);
103 write32(&edp_phy_pll->qserdes_com_clk_sel, 0x30);
104 write32(&edp_phy_pll->qserdes_com_pll_ivco, 0x07);
105 write32(&edp_phy_pll->qserdes_com_lock_cmp_en, 0x04);
106 write32(&edp_phy_pll->qserdes_com_pll_cctrl_mode0, 0x36);
107 write32(&edp_phy_pll->qserdes_com_pll_rctrl_mode0, 0x16);
108 write32(&edp_phy_pll->qserdes_com_cp_ctrl_mode0, 0x06);
109 write32(&edp_phy_pll->qserdes_com_div_frac_start1_mode0, 0x00);
110 write32(&edp_phy_pll->qserdes_com_cmn_config, 0x02);
111 write32(&edp_phy_pll->qserdes_com_integloop_gain0_mode0, 0x3f);
112 write32(&edp_phy_pll->qserdes_com_integloop_gain1_mode0, 0x00);
113 write32(&edp_phy_pll->qserdes_com_vco_tune_map, 0x00);
114 write32(&edp_phy_pll->qserdes_com_bg_timer, 0x0a);
115 write32(&edp_phy_pll->qserdes_com_coreclk_div_mode0, 0x14);
116 write32(&edp_phy_pll->qserdes_com_vco_tune_ctrl, 0x00);
117 write32(&edp_phy_pll->qserdes_com_bias_en_clkbuflr_en, 0x17);
118 write32(&edp_phy_pll->qserdes_com_core_clk_en, 0x0f);
119
120 switch (link_rate) {
121 case 162000:
122 write32(&edp_phy_pll->qserdes_com_hsclk_sel, 0x05);
123 write32(&edp_phy_pll->qserdes_com_dec_start_mode0, 0x69);
124 write32(&edp_phy_pll->qserdes_com_div_frac_start2_mode0, 0x80);
125 write32(&edp_phy_pll->qserdes_com_div_frac_start3_mode0, 0x07);
126 write32(&edp_phy_pll->qserdes_com_lock_cmp1_mode0, 0x6f);
127 write32(&edp_phy_pll->qserdes_com_lock_cmp2_mode0, 0x08);
128 write32(&edp_phy_pll->qserdes_com_vco_tune1_mode0, 0xa0);
129 write32(&edp_phy_pll->qserdes_com_vco_tune2_mode0, 0x03);
130 break;
131 case 216000:
132 write32(&edp_phy_pll->qserdes_com_hsclk_sel, 0x04);
133 write32(&edp_phy_pll->qserdes_com_dec_start_mode0, 0x70);
134 write32(&edp_phy_pll->qserdes_com_div_frac_start2_mode0, 0x00);
135 write32(&edp_phy_pll->qserdes_com_div_frac_start3_mode0, 0x08);
136 write32(&edp_phy_pll->qserdes_com_lock_cmp1_mode0, 0x3f);
137 write32(&edp_phy_pll->qserdes_com_lock_cmp2_mode0, 0x0b);
138 write32(&edp_phy_pll->qserdes_com_vco_tune1_mode0, 0x34);
139 write32(&edp_phy_pll->qserdes_com_vco_tune2_mode0, 0x03);
140 break;
141 case 243000:
142 write32(&edp_phy_pll->qserdes_com_hsclk_sel, 0x04);
143 write32(&edp_phy_pll->qserdes_com_dec_start_mode0, 0x7e);
144 write32(&edp_phy_pll->qserdes_com_div_frac_start2_mode0, 0x00);
145 write32(&edp_phy_pll->qserdes_com_div_frac_start3_mode0, 0x09);
146 write32(&edp_phy_pll->qserdes_com_lock_cmp1_mode0, 0xa7);
147 write32(&edp_phy_pll->qserdes_com_lock_cmp2_mode0, 0x0c);
148 write32(&edp_phy_pll->qserdes_com_vco_tune1_mode0, 0x5c);
149 write32(&edp_phy_pll->qserdes_com_vco_tune2_mode0, 0x02);
150 break;
151 case 270000:
152 write32(&edp_phy_pll->qserdes_com_hsclk_sel, 0x03);
153 write32(&edp_phy_pll->qserdes_com_dec_start_mode0, 0x69);
154 write32(&edp_phy_pll->qserdes_com_div_frac_start2_mode0, 0x80);
155 write32(&edp_phy_pll->qserdes_com_div_frac_start3_mode0, 0x07);
156 write32(&edp_phy_pll->qserdes_com_lock_cmp1_mode0, 0x0f);
157 write32(&edp_phy_pll->qserdes_com_lock_cmp2_mode0, 0x0e);
158 write32(&edp_phy_pll->qserdes_com_vco_tune1_mode0, 0xa0);
159 write32(&edp_phy_pll->qserdes_com_vco_tune2_mode0, 0x03);
160 break;
161 case 324000:
162 write32(&edp_phy_pll->qserdes_com_hsclk_sel, 0x03);
163 write32(&edp_phy_pll->qserdes_com_dec_start_mode0, 0x7e);
164 write32(&edp_phy_pll->qserdes_com_div_frac_start2_mode0, 0x00);
165 write32(&edp_phy_pll->qserdes_com_div_frac_start3_mode0, 0x09);
166 write32(&edp_phy_pll->qserdes_com_lock_cmp1_mode0, 0xdf);
167 write32(&edp_phy_pll->qserdes_com_lock_cmp2_mode0, 0x10);
168 write32(&edp_phy_pll->qserdes_com_vco_tune1_mode0, 0x5c);
169 write32(&edp_phy_pll->qserdes_com_vco_tune2_mode0, 0x02);
170 break;
171 case 432000:
172 write32(&edp_phy_pll->qserdes_com_hsclk_sel, 0x01);
173 write32(&edp_phy_pll->qserdes_com_dec_start_mode0, 0x70);
174 write32(&edp_phy_pll->qserdes_com_div_frac_start2_mode0, 0x00);
175 write32(&edp_phy_pll->qserdes_com_div_frac_start3_mode0, 0x08);
176 write32(&edp_phy_pll->qserdes_com_lock_cmp1_mode0, 0x7f);
177 write32(&edp_phy_pll->qserdes_com_lock_cmp2_mode0, 0x16);
178 write32(&edp_phy_pll->qserdes_com_vco_tune1_mode0, 0x34);
179 write32(&edp_phy_pll->qserdes_com_vco_tune2_mode0, 0x03);
180 break;
181 case 540000:
182 write32(&edp_phy_pll->qserdes_com_hsclk_sel, 0x01);
183 write32(&edp_phy_pll->qserdes_com_dec_start_mode0, 0x8c);
184 write32(&edp_phy_pll->qserdes_com_div_frac_start2_mode0, 0x00);
185 write32(&edp_phy_pll->qserdes_com_div_frac_start3_mode0, 0x0a);
186 write32(&edp_phy_pll->qserdes_com_lock_cmp1_mode0, 0x1f);
187 write32(&edp_phy_pll->qserdes_com_lock_cmp2_mode0, 0x1c);
188 write32(&edp_phy_pll->qserdes_com_vco_tune1_mode0, 0x84);
189 write32(&edp_phy_pll->qserdes_com_vco_tune2_mode0, 0x01);
190 break;
191 case 594000:
192 write32(&edp_phy_pll->qserdes_com_hsclk_sel, 0x01);
193 write32(&edp_phy_pll->qserdes_com_dec_start_mode0, 0x9a);
194 write32(&edp_phy_pll->qserdes_com_div_frac_start2_mode0, 0x00);
195 write32(&edp_phy_pll->qserdes_com_div_frac_start3_mode0, 0x0b);
196 write32(&edp_phy_pll->qserdes_com_lock_cmp1_mode0, 0xef);
197 write32(&edp_phy_pll->qserdes_com_lock_cmp2_mode0, 0x1e);
198 write32(&edp_phy_pll->qserdes_com_vco_tune1_mode0, 0xac);
199 write32(&edp_phy_pll->qserdes_com_vco_tune2_mode0, 0x00);
200 break;
201 case 810000:
202 write32(&edp_phy_pll->qserdes_com_hsclk_sel, 0x00);
203 write32(&edp_phy_pll->qserdes_com_dec_start_mode0, 0x69);
204 write32(&edp_phy_pll->qserdes_com_div_frac_start2_mode0, 0x80);
205 write32(&edp_phy_pll->qserdes_com_div_frac_start3_mode0, 0x07);
206 write32(&edp_phy_pll->qserdes_com_lock_cmp1_mode0, 0x2f);
207 write32(&edp_phy_pll->qserdes_com_lock_cmp2_mode0, 0x2a);
208 write32(&edp_phy_pll->qserdes_com_vco_tune1_mode0, 0xa0);
209 write32(&edp_phy_pll->qserdes_com_vco_tune2_mode0, 0x03);
210 break;
211 default:
212 printk(BIOS_ERR, "%s: Invalid link rate. rate = %u\n", __func__,
213 link_rate);
214 break;
215 }
216}
217
218static void edp_phy_lanes_init(void)
219{
220 write32(&edp_phy_lane_tx0->tx_transceiver_bias_en, 0x03);
221 write32(&edp_phy_lane_tx0->tx_clk_buf_enable, 0x0f);
222 write32(&edp_phy_lane_tx0->tx_reset_tsync_en, 0x03);
223 write32(&edp_phy_lane_tx0->tx_tran_drvr_emp_en, 0x01);
224 write32(&edp_phy_lane_tx0->tx_tx_band, 0x4);
225
226 write32(&edp_phy_lane_tx1->tx_transceiver_bias_en, 0x03);
227 write32(&edp_phy_lane_tx1->tx_clk_buf_enable, 0x0f);
228 write32(&edp_phy_lane_tx1->tx_reset_tsync_en, 0x03);
229 write32(&edp_phy_lane_tx1->tx_tran_drvr_emp_en, 0x01);
230 write32(&edp_phy_lane_tx1->tx_tx_band, 0x4);
231}
232
233static void edp_lanes_configure(void)
234{
235 write32(&edp_phy_lane_tx0->tx_highz_drvr_en, 0x1f);
236 write32(&edp_phy_lane_tx0->tx_highz_drvr_en, 0x04);
237 write32(&edp_phy_lane_tx0->tx_tx_pol_inv, 0x00);
238
239 write32(&edp_phy_lane_tx1->tx_highz_drvr_en, 0x1f);
240 write32(&edp_phy_lane_tx1->tx_highz_drvr_en, 0x04);
241 write32(&edp_phy_lane_tx1->tx_tx_pol_inv, 0x00);
242
243 write32(&edp_phy_lane_tx1->tx_highz_drvr_en, 0x04);
244 write32(&edp_phy_lane_tx1->tx_tx_pol_inv, 0x00);
245
246 write32(&edp_phy_lane_tx0->tx_drv_lvl_offset, 0x10);
247 write32(&edp_phy_lane_tx1->tx_drv_lvl_offset, 0x10);
248
249 write32(&edp_phy_lane_tx0->tx_rescode_lane_offset_tx0, 0x11);
250 write32(&edp_phy_lane_tx0->tx_rescode_lane_offset_tx1, 0x11);
251
252 write32(&edp_phy_lane_tx1->tx_rescode_lane_offset_tx0, 0x11);
253 write32(&edp_phy_lane_tx1->tx_rescode_lane_offset_tx1, 0x11);
254}
255
256static int edp_phy_pll_vco_configure(uint32_t link_rate)
257{
258 u32 phy_vco_div = 0;
259
260 switch (link_rate) {
261 case 162000:
262 phy_vco_div = 2;
263 break;
264 case 216000:
265 case 243000:
266 case 270000:
267 phy_vco_div = 1;
268 break;
269 case 324000:
270 case 432000:
271 case 540000:
272 phy_vco_div = 2;
273 break;
274 case 594000:
275 case 810000:
276 phy_vco_div = 0;
277 break;
278 default:
279 printk(BIOS_ERR, "%s: Invalid link rate. rate = %u\n", __func__,
280 link_rate);
281 break;
282 }
283
284 write32(&edp_phy->vco_div, phy_vco_div);
285 write32(&edp_phy->cfg, 0x01);
286 write32(&edp_phy->cfg, 0x05);
287 write32(&edp_phy->cfg, 0x01);
288 write32(&edp_phy->cfg, 0x09);
289 write32(&edp_phy_pll->qserdes_com_resetsm_cntrl, 0x20);
290 if (!wait_us(10000, read32(&edp_phy_pll->qserdes_com_c_ready_status) & BIT(0))) {
291 printk(BIOS_ERR, "%s: PLL not locked. Status\n", __func__);
292 return -1;
293 }
294
295 write32(&edp_phy->cfg, 0x19);
296 edp_lanes_configure();
297 edp_phy_vm_pe_init();
298 if (!wait_us(10000, read32(&edp_phy->status) & BIT(1))) {
299 printk(BIOS_ERR, "%s: PHY not ready. Status\n", __func__);
300 return -1;
301 }
302
303 write32(&edp_phy->cfg, 0x18);
304 write32(&edp_phy->cfg, 0x19);
305 if (!wait_us(10000, read32(&edp_phy_pll->qserdes_com_c_ready_status) & BIT(0))) {
306 printk(BIOS_ERR, "%s: PLL not locked. Status\n", __func__);
307 return -1;
308 }
309
310 return 0;
311}
312
313int edp_phy_power_on(uint32_t link_rate)
314{
315 int ret = 0;
316 edp_phy_pll_vco_init(link_rate);
317
318 write32(&edp_phy->tx0_tx1_lane_ctl, 0x5);
319 write32(&edp_phy->tx2_tx3_lane_ctl, 0x5);
320 edp_phy_lanes_init();
321 ret = edp_phy_pll_vco_configure(link_rate);
322
323 return ret;
324}