blob: c8d19781064bd51c8d73bd58dc17a56d04660d57 [file] [log] [blame]
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07001/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <acpi/acpi.h>
4#include <acpi/acpi_gnvs.h>
5#include <acpi/acpigen.h>
Arthur Heymansd90154c2022-12-02 13:27:35 +01006#include <arch/ioapic.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07007#include <device/mmio.h>
8#include <arch/smp/mpspec.h>
9#include <console/console.h>
10#include <device/device.h>
11#include <device/pci_ops.h>
12#include <fw_config.h>
13#include <intelblocks/cpulib.h>
14#include <intelblocks/pmclib.h>
15#include <intelblocks/acpi.h>
16#include <soc/cpu.h>
17#include <soc/iomap.h>
18#include <soc/nvs.h>
19#include <soc/pci_devs.h>
20#include <soc/pm.h>
21#include <soc/soc_chip.h>
22#include <soc/systemagent.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070023#include <types.h>
24
25/*
26 * List of supported C-states in this processor.
27 */
28enum {
29 C_STATE_C0, /* 0 */
30 C_STATE_C1, /* 1 */
31 C_STATE_C1E, /* 2 */
32 C_STATE_C6_SHORT_LAT, /* 3 */
33 C_STATE_C6_LONG_LAT, /* 4 */
34 C_STATE_C7_SHORT_LAT, /* 5 */
35 C_STATE_C7_LONG_LAT, /* 6 */
36 C_STATE_C7S_SHORT_LAT, /* 7 */
37 C_STATE_C7S_LONG_LAT, /* 8 */
38 C_STATE_C8, /* 9 */
39 C_STATE_C9, /* 10 */
40 C_STATE_C10, /* 11 */
41 NUM_C_STATES
42};
43
44static const acpi_cstate_t cstate_map[NUM_C_STATES] = {
45 [C_STATE_C0] = {},
46 [C_STATE_C1] = {
47 .latency = C1_LATENCY,
48 .power = C1_POWER,
49 .resource = MWAIT_RES(0, 0),
50 },
51 [C_STATE_C1E] = {
52 .latency = C1_LATENCY,
53 .power = C1_POWER,
54 .resource = MWAIT_RES(0, 1),
55 },
56 [C_STATE_C6_SHORT_LAT] = {
57 .latency = C6_LATENCY,
58 .power = C6_POWER,
59 .resource = MWAIT_RES(2, 0),
60 },
61 [C_STATE_C6_LONG_LAT] = {
62 .latency = C6_LATENCY,
63 .power = C6_POWER,
64 .resource = MWAIT_RES(2, 1),
65 },
66 [C_STATE_C7_SHORT_LAT] = {
67 .latency = C7_LATENCY,
68 .power = C7_POWER,
69 .resource = MWAIT_RES(3, 0),
70 },
71 [C_STATE_C7_LONG_LAT] = {
72 .latency = C7_LATENCY,
73 .power = C7_POWER,
74 .resource = MWAIT_RES(3, 1),
75 },
76 [C_STATE_C7S_SHORT_LAT] = {
77 .latency = C7_LATENCY,
78 .power = C7_POWER,
79 .resource = MWAIT_RES(3, 2),
80 },
81 [C_STATE_C7S_LONG_LAT] = {
82 .latency = C7_LATENCY,
83 .power = C7_POWER,
84 .resource = MWAIT_RES(3, 3),
85 },
86 [C_STATE_C8] = {
87 .latency = C8_LATENCY,
88 .power = C8_POWER,
89 .resource = MWAIT_RES(4, 0),
90 },
91 [C_STATE_C9] = {
92 .latency = C9_LATENCY,
93 .power = C9_POWER,
94 .resource = MWAIT_RES(5, 0),
95 },
96 [C_STATE_C10] = {
97 .latency = C10_LATENCY,
98 .power = C10_POWER,
99 .resource = MWAIT_RES(6, 0),
100 },
101};
102
103static int cstate_set_non_s0ix[] = {
104 C_STATE_C1,
105 C_STATE_C6_LONG_LAT,
106 C_STATE_C7S_LONG_LAT
107};
108
109static int cstate_set_s0ix[] = {
110 C_STATE_C1,
111 C_STATE_C7S_LONG_LAT,
112 C_STATE_C10
113};
114
115const acpi_cstate_t *soc_get_cstate_map(size_t *entries)
116{
117 static acpi_cstate_t map[MAX(ARRAY_SIZE(cstate_set_s0ix),
118 ARRAY_SIZE(cstate_set_non_s0ix))];
119 int *set;
120 int i;
121
122 config_t *config = config_of_soc();
123
124 int is_s0ix_enable = config->s0ix_enable;
125
126 if (is_s0ix_enable) {
127 *entries = ARRAY_SIZE(cstate_set_s0ix);
128 set = cstate_set_s0ix;
129 } else {
130 *entries = ARRAY_SIZE(cstate_set_non_s0ix);
131 set = cstate_set_non_s0ix;
132 }
133
134 for (i = 0; i < *entries; i++) {
135 map[i] = cstate_map[set[i]];
136 map[i].ctype = i + 1;
137 }
138 return map;
139}
140
141void soc_power_states_generation(int core_id, int cores_per_package)
142{
143 config_t *config = config_of_soc();
144
145 if (config->eist_enable)
146 /* Generate P-state tables */
147 generate_p_state_entries(core_id, cores_per_package);
148}
149
150void soc_fill_fadt(acpi_fadt_t *fadt)
151{
152 const uint16_t pmbase = ACPI_BASE_ADDRESS;
153
154 config_t *config = config_of_soc();
155
156 fadt->pm_tmr_blk = pmbase + PM1_TMR;
157 fadt->pm_tmr_len = 4;
Kyösti Mälkki88decca2023-04-28 07:04:34 +0300158
159 fill_fadt_extended_pm_io(fadt);
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700160
161 if (config->s0ix_enable)
162 fadt->flags |= ACPI_FADT_LOW_PWR_IDLE_S0;
163}
164
Eran Mitrani6d5d5962023-01-03 14:29:35 -0800165static struct min_sleep_state min_pci_sleep_states[] = {
166 { SA_DEVFN_ROOT, ACPI_DEVICE_SLEEP_D3 },
167 { SA_DEVFN_IGD, ACPI_DEVICE_SLEEP_D3 },
Eran Mitrani6d5d5962023-01-03 14:29:35 -0800168 { PCI_DEVFN_IPU, ACPI_DEVICE_SLEEP_D3 },
169 { PCI_DEVFN_TBT0, ACPI_DEVICE_SLEEP_D3 },
170 { PCI_DEVFN_TBT1, ACPI_DEVICE_SLEEP_D3 },
171 { PCI_DEVFN_TBT2, ACPI_DEVICE_SLEEP_D3 },
172 { PCI_DEVFN_TBT3, ACPI_DEVICE_SLEEP_D3 },
173 { PCI_DEVFN_GNA, ACPI_DEVICE_SLEEP_D3 },
174 { PCI_DEVFN_TCSS_XHCI, ACPI_DEVICE_SLEEP_D3 },
175 { PCI_DEVFN_TCSS_XDCI, ACPI_DEVICE_SLEEP_D3 },
176 { SA_DEVFN_TCSS_DMA0, ACPI_DEVICE_SLEEP_D3 },
177 { SA_DEVFN_TCSS_DMA1, ACPI_DEVICE_SLEEP_D3 },
178 { PCI_DEVFN_VMD, ACPI_DEVICE_SLEEP_D3 },
179 { PCI_DEVFN_THC0, ACPI_DEVICE_SLEEP_D3 },
180 { PCI_DEVFN_THC1, ACPI_DEVICE_SLEEP_D3 },
181 { PCH_DEVFN_XHCI, ACPI_DEVICE_SLEEP_D3 },
182 { PCI_DEVFN_USBOTG, ACPI_DEVICE_SLEEP_D3 },
183 { PCI_DEVFN_SRAM, ACPI_DEVICE_SLEEP_D3 },
184 { PCI_DEVFN_CNVI_WIFI, ACPI_DEVICE_SLEEP_D3 },
185 { PCI_DEVFN_I2C0, ACPI_DEVICE_SLEEP_D3 },
186 { PCI_DEVFN_I2C1, ACPI_DEVICE_SLEEP_D3 },
187 { PCI_DEVFN_I2C2, ACPI_DEVICE_SLEEP_D3 },
188 { PCI_DEVFN_I2C3, ACPI_DEVICE_SLEEP_D3 },
189 { PCH_DEVFN_CSE, ACPI_DEVICE_SLEEP_D0 },
190 { PCI_DEVFN_SATA, ACPI_DEVICE_SLEEP_D3 },
191 { PCI_DEVFN_I2C4, ACPI_DEVICE_SLEEP_D3 },
192 { PCI_DEVFN_I2C5, ACPI_DEVICE_SLEEP_D3 },
193 { PCI_DEVFN_UART2, ACPI_DEVICE_SLEEP_D3 },
194 { PCI_DEVFN_PCIE1, ACPI_DEVICE_SLEEP_D0 },
195 { PCI_DEVFN_PCIE2, ACPI_DEVICE_SLEEP_D0 },
196 { PCI_DEVFN_PCIE3, ACPI_DEVICE_SLEEP_D0 },
197 { PCI_DEVFN_PCIE4, ACPI_DEVICE_SLEEP_D0 },
198 { PCI_DEVFN_PCIE5, ACPI_DEVICE_SLEEP_D0 },
199 { PCI_DEVFN_PCIE6, ACPI_DEVICE_SLEEP_D0 },
200 { PCI_DEVFN_PCIE7, ACPI_DEVICE_SLEEP_D0 },
201 { PCI_DEVFN_PCIE8, ACPI_DEVICE_SLEEP_D0 },
202 { PCI_DEVFN_PCIE9, ACPI_DEVICE_SLEEP_D0 },
203 { PCI_DEVFN_PCIE10, ACPI_DEVICE_SLEEP_D0 },
204 { PCI_DEVFN_PCIE11, ACPI_DEVICE_SLEEP_D0 },
205 { PCI_DEVFN_PCIE12, ACPI_DEVICE_SLEEP_D0 },
206 { PCI_DEVFN_UART0, ACPI_DEVICE_SLEEP_D3 },
207 { PCI_DEVFN_UART1, ACPI_DEVICE_SLEEP_D3 },
208 { PCI_DEVFN_GSPI0, ACPI_DEVICE_SLEEP_D3 },
209 { PCI_DEVFN_GSPI1, ACPI_DEVICE_SLEEP_D3 },
210 { PCI_DEVFN_ESPI, ACPI_DEVICE_SLEEP_D0 },
211 { PCH_DEVFN_PMC, ACPI_DEVICE_SLEEP_D0 },
212 { PCI_DEVFN_HDA, ACPI_DEVICE_SLEEP_D0 },
213 { PCI_DEVFN_SPI, ACPI_DEVICE_SLEEP_D3 },
214 { PCI_DEVFN_GBE, ACPI_DEVICE_SLEEP_D3 },
215};
216
217struct min_sleep_state *soc_get_min_sleep_state_array(size_t *size)
218{
219 *size = ARRAY_SIZE(min_pci_sleep_states);
220 return min_pci_sleep_states;
221}
222
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700223uint32_t soc_read_sci_irq_select(void)
224{
Dinesh Gehlot5778e062022-12-02 13:41:18 +0000225 return read32p(soc_read_pmc_base() + IRQ_REG);
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700226}
227
228static unsigned long soc_fill_dmar(unsigned long current)
229{
230 unsigned long tmp;
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700231 const uint64_t gfxvtbar = MCHBAR64(GFXVTBAR) & VTBAR_MASK;
232 const bool gfxvten = MCHBAR32(GFXVTBAR) & VTBAR_ENABLED;
233
234 printk(BIOS_DEBUG, "%s - gfxvtbar:0x%llx 0x%x\n",
235 __func__, gfxvtbar, MCHBAR32(GFXVTBAR));
Dinesh Gehlot14a08762022-12-20 09:31:21 +0000236 if (is_devfn_enabled(PCI_DEVFN_IGD) && gfxvtbar && gfxvten) {
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700237 tmp = current;
238 current += acpi_create_dmar_drhd(current, 0, 0, gfxvtbar);
239 current += acpi_create_dmar_ds_pci(current, 0, PCI_DEV_SLOT_IGD, 0);
240
241 acpi_dmar_drhd_fixup(tmp, current);
242 }
243
244 tmp = current;
245 current += acpi_create_dmar_drhd(current,
246 DRHD_INCLUDE_PCI_ALL, 0, VTVC0_BASE_ADDRESS);
Arthur Heymansd90154c2022-12-02 13:27:35 +0100247 current += acpi_create_dmar_ds_ioapic_from_hw(current,
248 IO_APIC_ADDR, V_P2SB_CFG_IBDF_BUS, V_P2SB_CFG_IBDF_DEV,
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700249 V_P2SB_CFG_IBDF_FUNC);
250 current += acpi_create_dmar_ds_msi_hpet(current,
251 0, V_P2SB_CFG_HBDF_BUS, V_P2SB_CFG_HBDF_DEV,
252 V_P2SB_CFG_HBDF_FUNC);
253 acpi_dmar_drhd_fixup(tmp, current);
254
255 /* Add RMRR entry */
Dinesh Gehlot14a08762022-12-20 09:31:21 +0000256 if (is_devfn_enabled(PCI_DEVFN_IGD) && gfxvtbar && gfxvten) {
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700257 tmp = current;
258 current += acpi_create_dmar_rmrr(current, 0,
259 sa_get_gsm_base(), sa_get_tolud_base() - 1);
260 current += acpi_create_dmar_ds_pci(current, 0, PCI_DEV_SLOT_IGD, 0);
261 acpi_dmar_rmrr_fixup(tmp, current);
262 }
263
264 tmp = current;
265 current += acpi_create_dmar_satc(current, ATC_REQUIRED, 0);
266 current += acpi_create_dmar_ds_pci(current, 0, PCI_DEV_SLOT_IGD, 0);
267 current += acpi_create_dmar_ds_pci(current, 0, PCI_DEV_SLOT_IPU, 0);
zhaojohn0cca0172023-04-03 17:03:52 -0700268 if (is_devfn_enabled(PCI_DEVFN_VPU))
269 current += acpi_create_dmar_ds_pci(current, 0, PCI_DEV_SLOT_VPU, 0);
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700270 acpi_dmar_satc_fixup(tmp, current);
271
272 return current;
273}
274
275unsigned long sa_write_acpi_tables(const struct device *dev, unsigned long current,
276 struct acpi_rsdp *rsdp)
277{
278 acpi_dmar_t *const dmar = (acpi_dmar_t *)current;
279
280 /*
281 * Create DMAR table only if we have VT-d capability and FSP does not override its
282 * feature.
283 */
284 if ((pci_read_config32(dev, CAPID0_A) & VTD_DISABLE) ||
285 !(MCHBAR32(GFXVTBAR) & VTBAR_ENABLED))
286 return current;
287
288 printk(BIOS_DEBUG, "ACPI: * DMAR\n");
289 acpi_create_dmar(dmar, DMAR_INTR_REMAP | DMA_CTRL_PLATFORM_OPT_IN_FLAG, soc_fill_dmar);
290 current += dmar->header.length;
291 current = acpi_align_current(current);
292 acpi_add_table(rsdp, dmar);
293
294 return current;
295}
296
297void soc_fill_gnvs(struct global_nvs *gnvs)
298{
299 config_t *config = config_of_soc();
300
301 /* Enable DPTF based on mainboard configuration */
302 gnvs->dpte = config->dptf_enable;
303
304 /* Set USB2/USB3 wake enable bitmaps. */
305 gnvs->u2we = config->usb2_wake_enable_bitmap;
306 gnvs->u3we = config->usb3_wake_enable_bitmap;
307}
308
309int soc_madt_sci_irq_polarity(int sci)
310{
311 return MP_IRQ_POLARITY_HIGH;
312}