blob: 890caa00fcc3246faab2b2a0d1f211bbea8f8311 [file] [log] [blame]
Stefan Reinauer1a08f582009-10-28 16:52:48 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2008 coresystems GmbH
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
Uwe Hermann2d2f0c12009-10-28 17:36:11 +00008 * published by the Free Software Foundation; version 2 of the License.
Stefan Reinauer1a08f582009-10-28 16:52:48 +00009 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Uwe Hermann2d2f0c12009-10-28 17:36:11 +000017 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Stefan Reinauer1a08f582009-10-28 16:52:48 +000018 */
19
20// __ROMCC__ means: use "unsigned" for device, not a struct.
21#define __ROMCC__
22
23#include <stdint.h>
24#include <string.h>
25#include <arch/io.h>
26#include <arch/romcc_io.h>
27#include <device/pci_def.h>
28#include <device/pnp_def.h>
29#include <cpu/x86/lapic.h>
30
31#include "superio/smsc/lpc47m15x/lpc47m15x.h"
32
33#include "option_table.h"
34#include "pc80/mc146818rtc_early.c"
35
36#include "pc80/serial.c"
37#include "arch/i386/lib/console.c"
38#include <cpu/x86/bist.h>
39
40#if CONFIG_USBDEBUG_DIRECT
41#define DBGP_DEFAULT 1
42#include "southbridge/intel/i82801gx/i82801gx_usb_debug.c"
43#include "pc80/usbdebug_direct_serial.c"
44#endif
45
46#include "lib/ramtest.c"
47#include "southbridge/intel/i82801gx/i82801gx_early_smbus.c"
48#include "reset.c"
49#include "superio/smsc/lpc47m15x/lpc47m15x_early_serial.c"
50
51#include "northbridge/intel/i945/udelay.c"
52
53#define SERIAL_DEV PNP_DEV(0x2e, W83627THG_SP1)
54
55#include "southbridge/intel/i82801gx/i82801gx.h"
56static void setup_ich7_gpios(void)
57{
58 /* TODO: This is highly board specific and should be moved */
59 printk_debug(" GPIOS...");
60 /* General Registers */
61 outl(0x3f3df7c1, DEFAULT_GPIOBASE + 0x00); /* GPIO_USE_SEL */
62 outl(0xc6fcbfc3, DEFAULT_GPIOBASE + 0x04); /* GP_IO_SEL */
63 outl(0xecfefdff, DEFAULT_GPIOBASE + 0x0c); /* GP_LVL */
64 /* Output Control Registers */
65 outl(0x00040000, DEFAULT_GPIOBASE + 0x18); /* GPO_BLINK */
66 /* Input Control Registers */
67 outl(0x0000a000, DEFAULT_GPIOBASE + 0x2c); /* GPI_INV */
68 outl(0x000000ff, DEFAULT_GPIOBASE + 0x30); /* GPIO_USE_SEL2 */
69 outl(0x000000bf, DEFAULT_GPIOBASE + 0x34); /* GP_IO_SEL2 */
70 outl(0x000300fd, DEFAULT_GPIOBASE + 0x38); /* GP_LVL */
71}
72
73#include "northbridge/intel/i945/early_init.c"
74
75static inline int spd_read_byte(unsigned device, unsigned address)
76{
77 return smbus_read_byte(device, address);
78}
79
80#define CHANNEL_XOR_RANDOMIZATION 1
81#include "northbridge/intel/i945/raminit.h"
82#include "northbridge/intel/i945/raminit.c"
83#include "northbridge/intel/i945/reset_test.c"
84#include "northbridge/intel/i945/errata.c"
85#include "debug.c"
86
87static void ich7_enable_lpc(void)
88{
89 // Enable Serial IRQ
90 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0x64, 0xd0);
91 // Set COM1/COM2 decode range
92 pci_write_config16(PCI_DEV(0, 0x1f, 0), 0x80, 0x0010);
93 // Enable COM1
94 pci_write_config16(PCI_DEV(0, 0x1f, 0), 0x82, 0x140d);
95 // Enable SuperIO Power Management Events
96 pci_write_config32(PCI_DEV(0, 0x1f, 0), 0x84, 0x007c0681);
97}
98
99
100/* This box has two superios, so enabling serial becomes slightly excessive.
101 * We disable a lot of stuff to make sure that there are no conflicts between
102 * the two. Also set up the GPIOs from the beginning. This is the "no schematic
103 * but safe anyways" method.
104 */
105static void early_superio_config_lpc47m15x(void)
106{
107 device_t dev;
108
109 dev=PNP_DEV(0x2e, LPC47M15X_SP1);
110 pnp_enter_conf_state(dev);
111
112 pnp_set_logical_device(dev);
113 pnp_set_enable(dev, 0);
114 pnp_set_iobase(dev, PNP_IDX_IO0, 0x3f8);
115 pnp_set_irq(dev, PNP_IDX_IRQ0, 4);
116 pnp_set_enable(dev, 1);
117
118 /* Enable SuperIO PM */
119 dev=PNP_DEV(0x2e, LPC47M15X_PME);
120 pnp_set_logical_device(dev);
121 pnp_set_enable(dev, 0);
122 pnp_set_iobase(dev, PNP_IDX_IO0, 0x680);
123 pnp_set_enable(dev, 1);
124
125 pnp_exit_conf_state(dev);
126}
127
128static void rcba_config(void)
129{
130 /* Set up virtual channel 0 */
131 //RCBA32(0x0014) = 0x80000001;
132 //RCBA32(0x001c) = 0x03128010;
133
134 /* Device 1f interrupt pin register */
135 RCBA32(0x3100) = 0x00042210;
136 /* Device 1d interrupt pin register */
137 RCBA32(0x310c) = 0x00214321;
138
139 /* dev irq route register */
140 RCBA16(0x3140) = 0x0132;
141 RCBA16(0x3142) = 0x0146;
142 RCBA16(0x3144) = 0x0237;
143 RCBA16(0x3146) = 0x3201;
144 RCBA16(0x3148) = 0x0146;
145
146 /* Enable IOAPIC */
147 RCBA8(0x31ff) = 0x03;
148
149 /* Enable upper 128bytes of CMOS */
150 RCBA32(0x3400) = (1 << 2);
151
152 /* Disable unused devices */
153 //RCBA32(0x3418) = FD_PCIE6|FD_PCIE5|FD_PCIE4|FD_ACMOD|FD_ACAUD|FD_PATA;
154 // RCBA32(0x3418) |= (1 << 0); // Required.
155 // FIXME look me up!
156 RCBA32(0x3418) = 0x003204e1;
157
158 /* Enable PCIe Root Port Clock Gate */
159 // RCBA32(0x341c) = 0x00000001;
160}
161
162static void early_ich7_init(void)
163{
164 uint8_t reg8;
165 uint32_t reg32;
166
167 // program secondary mlt XXX byte?
168 pci_write_config8(PCI_DEV(0, 0x1e, 0), 0x1b, 0x20);
169
170 // reset rtc power status
171 reg8 = pci_read_config8(PCI_DEV(0, 0x1f, 0), 0xa4);
172 reg8 &= ~(1 << 2);
173 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xa4, reg8);
174
175 // usb transient disconnect
176 reg8 = pci_read_config8(PCI_DEV(0, 0x1f, 0), 0xad);
177 reg8 |= (3 << 0);
178 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xad, reg8);
179
180 reg32 = pci_read_config32(PCI_DEV(0, 0x1d, 7), 0xfc);
181 reg32 |= (1 << 29) | (1 << 17);
182 pci_write_config32(PCI_DEV(0, 0x1d, 7), 0xfc, reg32);
183
184 reg32 = pci_read_config32(PCI_DEV(0, 0x1d, 7), 0xdc);
185 reg32 |= (1 << 31) | (1 << 27);
186 pci_write_config32(PCI_DEV(0, 0x1d, 7), 0xdc, reg32);
187
188 RCBA32(0x0088) = 0x0011d000;
189 RCBA16(0x01fc) = 0x060f;
190 RCBA32(0x01f4) = 0x86000040;
191 RCBA32(0x0214) = 0x10030549;
192 RCBA32(0x0218) = 0x00020504;
193 RCBA8(0x0220) = 0xc5;
194 reg32 = RCBA32(0x3410);
195 reg32 |= (1 << 6);
196 RCBA32(0x3410) = reg32;
197 reg32 = RCBA32(0x3430);
198 reg32 &= ~(3 << 0);
199 reg32 |= (1 << 0);
200 RCBA32(0x3430) = reg32;
201 RCBA32(0x3418) |= (1 << 0);
202 RCBA16(0x0200) = 0x2008;
203 RCBA8(0x2027) = 0x0d;
204 RCBA16(0x3e08) |= (1 << 7);
205 RCBA16(0x3e48) |= (1 << 7);
206 RCBA32(0x3e0e) |= (1 << 7);
207 RCBA32(0x3e4e) |= (1 << 7);
208
209 // next step only on ich7m b0 and later:
210 reg32 = RCBA32(0x2034);
211 reg32 &= ~(0x0f << 16);
212 reg32 |= (5 << 16);
213 RCBA32(0x2034) = reg32;
214}
215
216#if CONFIG_USE_FALLBACK_IMAGE == 1
217#include "southbridge/intel/i82801gx/cmos_failover.c"
218#endif
219
220#include <cbmem.h>
221
222// Now, this needs to be included because it relies on the symbol
223// __ROMCC_ being set during CAR stage (in order to compile the
224// BSS free versions of the functions). Either rewrite the code
225// to be always BSS free, or invent a flag that's better suited than
226// __ROMCC__ to determine whether we're in ram init stage (stage 1)
227//
228#include "lib/cbmem.c"
229
230void real_main(unsigned long bist)
231{
232 u32 reg32;
233 int boot_mode = 0;
234
235 if (bist == 0) {
236 enable_lapic();
237 }
238
239 ich7_enable_lpc();
240 early_superio_config_lpc47m15x();
241
242 /* Set up the console */
243 uart_init();
244
245#if CONFIG_USBDEBUG_DIRECT
246 i82801gx_enable_usbdebug_direct(DBGP_DEFAULT);
247 early_usbdebug_direct_init();
248#endif
249
250 console_init();
251
252 /* Halt if there was a built in self test failure */
253 report_bist_failure(bist);
254
255 if (MCHBAR16(SSKPD) == 0xCAFE) {
256 printk_debug("soft reset detected.\n");
257 boot_mode = 1;
258 }
259
260 /* Perform some early chipset initialization required
261 * before RAM initialization can work
262 */
263 i945_early_initialization();
264
265 /* Read PM1_CNT */
266 reg32 = inl(DEFAULT_PMBASE + 0x04);
267 printk_debug("PM1_CNT: %08x\n", reg32);
268 if (((reg32 >> 10) & 7) == 5) {
269#if CONFIG_HAVE_ACPI_RESUME
270 printk_debug("Resume from S3 detected.\n");
271 boot_mode = 2;
272 /* Clear SLP_TYPE. This will break stage2 but
273 * we care for that when we get there.
274 */
275 outl(reg32 & ~(7 << 10), DEFAULT_PMBASE + 0x04);
276#else
277 printk_debug("Resume from S3 detected, but disabled.\n");
278#endif
279 }
280
281 /* Enable SPD ROMs and DDR-II DRAM */
282 enable_smbus();
283
284#if CONFIG_DEFAULT_CONSOLE_LOGLEVEL > 8
285 dump_spd_registers();
286#endif
287
288 sdram_initialize(boot_mode);
289
290 /* Perform some initialization that must run before stage2 */
291 early_ich7_init();
292
293 /* This should probably go away. Until now it is required
294 * and mainboard specific
295 */
296 rcba_config();
297
298 /* Chipset Errata! */
299 fixup_i945_errata();
300
301 /* Initialize the internal PCIe links before we go into stage2 */
302 i945_late_initialization();
303
304#if !CONFIG_HAVE_ACPI_RESUME
305#if CONFIG_DEFAULT_CONSOLE_LOGLEVEL > 8
306#if defined(DEBUG_RAM_SETUP)
307 sdram_dump_mchbar_registers();
308#endif
309
310 {
311 /* This will not work if TSEG is in place! */
312 u32 tom = pci_read_config32(PCI_DEV(0,2,0), 0x5c);
313
314 printk_debug("TOM: 0x%08x\n", tom);
315 ram_check(0x00000000, 0x000a0000);
316 //ram_check(0x00100000, tom);
317 }
318#endif
319#endif
320
321 MCHBAR16(SSKPD) = 0xCAFE;
322
323#if CONFIG_HAVE_ACPI_RESUME
324 /* Start address of high memory tables */
325 unsigned long high_ram_base = get_top_of_ram() - HIGH_MEMORY_SIZE;
326
327 /* If there is no high memory area, we didn't boot before, so
328 * this is not a resume. In that case we just create the cbmem toc.
329 */
330 if ((boot_mode == 2) && cbmem_reinit((u64)high_ram_base)) {
331 void *resume_backup_memory = cbmem_find(CBMEM_ID_RESUME);
332
333 /* copy 1MB - 64K to high tables ram_base to prevent memory corruption
334 * through stage 2. We could keep stuff like stack and heap in high tables
335 * memory completely, but that's a wonderful clean up task for another
336 * day.
337 */
338 if (resume_backup_memory)
339 memcpy(resume_backup_memory, CONFIG_RAMBASE, HIGH_MEMORY_SAVE);
340
341 /* Magic for S3 resume */
342 pci_write_config32(PCI_DEV(0, 0x00, 0), SKPAD, 0xcafed00d);
343 }
344#endif
345}
346
347#include "cpu/intel/model_106cx/cache_as_ram_disable.c"