blob: 61aa6375d3bb6e59969febc6407262cc9f9e4825 [file] [log] [blame]
Hannah Williams01bc8972016-02-04 20:13:34 -08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2013 Google Inc.
5 * Copyright (C) 2015-2016 Intel Corp.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License, or (at your option)
10 * any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
Alexandru Gagniuca6339802016-04-05 12:40:24 -070018#define __SIMPLE_DEVICE__
19
Hannah Williams01bc8972016-02-04 20:13:34 -080020#include <arch/io.h>
21#include <console/console.h>
22#include <rules.h>
23#include <device/pci_def.h>
Aaron Durbinc2b77792016-07-14 00:26:50 -050024#include <halt.h>
Hannah Williams01bc8972016-02-04 20:13:34 -080025#include <soc/iomap.h>
Alexandru Gagniuca6339802016-04-05 12:40:24 -070026#include <soc/pci_devs.h>
Hannah Williams01bc8972016-02-04 20:13:34 -080027#include <soc/pm.h>
28#include <device/device.h>
29#include <device/pci.h>
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -070030#include <vboot/vboot_common.h>
Hannah Williams01bc8972016-02-04 20:13:34 -080031
Alexandru Gagniuca6339802016-04-05 12:40:24 -070032static uintptr_t read_pmc_mmio_bar(void)
33{
34 uint32_t bar = pci_read_config32(PMC_DEV, PCI_BASE_ADDRESS_0);
35 return bar & ~PCI_BASE_ADDRESS_MEM_ATTR_MASK;
36}
Hannah Williams01bc8972016-02-04 20:13:34 -080037
Shaunak Saha9a0c9ac2016-06-27 23:00:15 -070038uintptr_t get_pmc_mmio_bar(void)
39{
40 return read_pmc_mmio_bar();
41}
42
Hannah Williams01bc8972016-02-04 20:13:34 -080043static void print_num_status_bits(int num_bits, uint32_t status,
44 const char * const bit_names[])
45{
46 int i;
47
48 if (!status)
49 return;
50
51 for (i = num_bits - 1; i >= 0; i--) {
52 if (status & (1 << i)) {
53 if (bit_names[i])
54 printk(BIOS_DEBUG, "%s ", bit_names[i]);
55 else
56 printk(BIOS_DEBUG, "BIT%d ", i);
57 }
58 }
59}
60
61static uint32_t print_smi_status(uint32_t smi_sts)
62{
63 static const char * const smi_sts_bits[] = {
Aaron Durbin7929dd02016-06-10 18:01:45 -050064 [BIOS_SMI_STS] = "BIOS",
65 [LEGACY_USB_SMI_STS] = "LEGACY USB",
66 [SLP_SMI_STS] = "SLP_SMI",
67 [APM_SMI_STS] = "APM",
68 [SWSMI_TMR_SMI_STS] = "SWSMI_TMR",
Aaron Durbina554b712016-06-10 18:04:21 -050069 [FAKE_PM1_SMI_STS] = "PM1",
Aaron Durbin7929dd02016-06-10 18:01:45 -050070 [GPIO_SMI_STS]= "GPIO_SMI",
71 [GPIO_UNLOCK_SMI_STS]= "GPIO_UNLOCK_SSMI",
72 [MC_SMI_STS] = "MCSMI",
73 [TCO_SMI_STS] = "TCO",
74 [PERIODIC_SMI_STS] = "PERIODIC",
75 [SERIRQ_SMI_STS] = "SERIRQ",
76 [SMBUS_SMI_STS] = "SMBUS_SMI",
77 [XHCI_SMI_STS] = "XHCI",
78 [HSMBUS_SMI_STS] = "HOST_SMBUS",
79 [SCS_SMI_STS] = "SCS",
80 [PCIE_SMI_STS] = "PCI_EXP_SMI",
81 [SCC2_SMI_STS] = "SCC2",
82 [SPI_SSMI_STS] = "SPI_SSMI",
83 [SPI_SMI_STS] = "SPI",
84 [PMC_OCP_SMI_STS] = "OCP_CSE",
Hannah Williams01bc8972016-02-04 20:13:34 -080085 };
86
87 if (!smi_sts)
88 return 0;
89
90 printk(BIOS_DEBUG, "SMI_STS: ");
91 print_num_status_bits(ARRAY_SIZE(smi_sts_bits), smi_sts, smi_sts_bits);
92 printk(BIOS_DEBUG, "\n");
93
94 return smi_sts;
95}
96
97static uint32_t reset_smi_status(void)
98{
99 uint32_t smi_sts = inl(ACPI_PMIO_BASE + SMI_STS);
100 outl(smi_sts, ACPI_PMIO_BASE + SMI_STS);
101 return smi_sts;
102}
103
104uint32_t clear_smi_status(void)
105{
Aaron Durbina554b712016-06-10 18:04:21 -0500106 uint32_t sts = reset_smi_status();
107
108 /*
109 * Check for power button status if nothing else is indicating an SMI
110 * and SMIs aren't turned into SCIs. Apparently, there is no PM1 status
111 * bit in the SMI status register. That makes things difficult for
112 * determining if the power button caused an SMI.
113 */
114 if (sts == 0 && !(inl(ACPI_PMIO_BASE + PM1_CNT) & SCI_EN)) {
115 uint16_t pm1_sts = inw(ACPI_PMIO_BASE + PM1_STS);
116
117 /* Fake PM1 status bit if power button pressed. */
118 if (pm1_sts & PWRBTN_STS)
119 sts |= (1 << FAKE_PM1_SMI_STS);
120 }
121
122 return print_smi_status(sts);
Hannah Williams01bc8972016-02-04 20:13:34 -0800123}
124
125uint32_t get_smi_en(void)
126{
127 return inl(ACPI_PMIO_BASE + SMI_EN);
128}
129
130void enable_smi(uint32_t mask)
131{
132 uint32_t smi_en = inl(ACPI_PMIO_BASE + SMI_EN);
133 smi_en |= mask;
134 outl(smi_en, ACPI_PMIO_BASE + SMI_EN);
135}
136
137void disable_smi(uint32_t mask)
138{
139 uint32_t smi_en = inl(ACPI_PMIO_BASE + SMI_EN);
140 smi_en &= ~mask;
141 outl(smi_en, ACPI_PMIO_BASE + SMI_EN);
142}
143
144void enable_pm1_control(uint32_t mask)
145{
146 uint32_t pm1_cnt = inl(ACPI_PMIO_BASE + PM1_CNT);
147 pm1_cnt |= mask;
148 outl(pm1_cnt, ACPI_PMIO_BASE + PM1_CNT);
149}
150
151void disable_pm1_control(uint32_t mask)
152{
153 uint32_t pm1_cnt = inl(ACPI_PMIO_BASE + PM1_CNT);
154 pm1_cnt &= ~mask;
155 outl(pm1_cnt, ACPI_PMIO_BASE + PM1_CNT);
156}
157
158static uint16_t reset_pm1_status(void)
159{
160 uint16_t pm1_sts = inw(ACPI_PMIO_BASE + PM1_STS);
161 outw(pm1_sts, ACPI_PMIO_BASE + PM1_STS);
162 return pm1_sts;
163}
164
165static uint16_t print_pm1_status(uint16_t pm1_sts)
166{
167 static const char * const pm1_sts_bits[] = {
168 [0] = "TMROF",
169 [5] = "GBL",
170 [8] = "PWRBTN",
171 [10] = "RTC",
172 [11] = "PRBTNOR",
173 [13] = "USB",
174 [14] = "PCIEXPWAK",
175 [15] = "WAK",
176 };
177
178 if (!pm1_sts)
179 return 0;
180
181 printk(BIOS_SPEW, "PM1_STS: ");
182 print_num_status_bits(ARRAY_SIZE(pm1_sts_bits), pm1_sts, pm1_sts_bits);
183 printk(BIOS_SPEW, "\n");
184
185 return pm1_sts;
186}
187
188uint16_t clear_pm1_status(void)
189{
190 return print_pm1_status(reset_pm1_status());
191}
192
193void enable_pm1(uint16_t events)
194{
195 outw(events, ACPI_PMIO_BASE + PM1_EN);
196}
197
198static uint32_t print_tco_status(uint32_t tco_sts)
199{
200 static const char * const tco_sts_bits[] = {
201 [3] = "TIMEOUT",
202 [17] = "SECOND_TO",
203 };
204
205 if (!tco_sts)
206 return 0;
207
208 printk(BIOS_DEBUG, "TCO_STS: ");
209 print_num_status_bits(ARRAY_SIZE(tco_sts_bits), tco_sts, tco_sts_bits);
210 printk(BIOS_DEBUG, "\n");
211
212 return tco_sts;
213}
214
215static uint32_t reset_tco_status(void)
216{
217 uint32_t tco_sts = inl(ACPI_PMIO_BASE + TCO_STS);
218 uint32_t tco_en = inl(ACPI_PMIO_BASE + TCO1_CNT);
219
220 outl(tco_sts, ACPI_PMIO_BASE + TCO_STS);
221 return tco_sts & tco_en;
222}
223
224uint32_t clear_tco_status(void)
225{
226 return print_tco_status(reset_tco_status());
227}
228
229void enable_gpe(uint32_t mask)
230{
231 uint32_t gpe0a_en = inl(ACPI_PMIO_BASE + GPE0_EN(0));
232 gpe0a_en |= mask;
233 outl(gpe0a_en, ACPI_PMIO_BASE + GPE0_EN(0));
234}
235
236void disable_gpe(uint32_t mask)
237{
238 uint32_t gpe0a_en = inl(ACPI_PMIO_BASE + GPE0_EN(0));
239 gpe0a_en &= ~mask;
240 outl(gpe0a_en, ACPI_PMIO_BASE + GPE0_EN(0));
241}
242
243void disable_all_gpe(void)
244{
245 disable_gpe(~0);
246}
247
248
249static uint32_t reset_gpe_status(void)
250{
251 uint32_t gpe_sts = inl(ACPI_PMIO_BASE + GPE0_STS(0));
252 outl(gpe_sts, ACPI_PMIO_BASE + GPE0_STS(0));
253 return gpe_sts;
254}
255
256static uint32_t print_gpe_sts(uint32_t gpe_sts)
257{
258 static const char * const gpe_sts_bits[] = {
259 [0] = "PCIE_SCI",
260 [2] = "SWGPE",
261 [3] = "PCIE_WAKE0",
262 [4] = "PUNIT",
263 [6] = "PCIE_WAKE1",
264 [7] = "PCIE_WAKE2",
265 [8] = "PCIE_WAKE3",
266 [9] = "PCI_EXP",
267 [10] = "BATLOW",
268 [11] = "CSE_PME",
269 [12] = "XDCI_PME",
270 [13] = "XHCI_PME",
271 [14] = "AVS_PME",
272 [15] = "GPIO_TIER1_SCI",
273 [16] = "SMB_WAK",
274 [17] = "SATA_PME",
275 };
276
277 if (!gpe_sts)
278 return gpe_sts;
279
280 printk(BIOS_DEBUG, "GPE0a_STS: ");
281 print_num_status_bits(ARRAY_SIZE(gpe_sts_bits), gpe_sts, gpe_sts_bits);
282 printk(BIOS_DEBUG, "\n");
283
284 return gpe_sts;
285}
286
287uint32_t clear_gpe_status(void)
288{
289 return print_gpe_sts(reset_gpe_status());
290}
291
292void clear_pmc_status(void)
293{
294 uint32_t prsts;
295 uint32_t gen_pmcon1;
Alexandru Gagniuca6339802016-04-05 12:40:24 -0700296 uintptr_t pmc_bar0 = read_pmc_mmio_bar();
Hannah Williams01bc8972016-02-04 20:13:34 -0800297
Alexandru Gagniuca6339802016-04-05 12:40:24 -0700298 prsts = read32((void *)(pmc_bar0 + PRSTS));
299 gen_pmcon1 = read32((void *)(pmc_bar0 + GEN_PMCON1));
Hannah Williams01bc8972016-02-04 20:13:34 -0800300
301 /* Clear the status bits. The RPS field is cleared on a 0 write. */
Alexandru Gagniuca6339802016-04-05 12:40:24 -0700302 write32((void *)(pmc_bar0 + GEN_PMCON1), gen_pmcon1 & ~RPS);
303 write32((void *)(pmc_bar0 + PRSTS), prsts);
Hannah Williams01bc8972016-02-04 20:13:34 -0800304}
305
306
307/* Return 0, 3, or 5 to indicate the previous sleep state. */
308int chipset_prev_sleep_state(struct chipset_power_state *ps)
309{
310 /* Default to S0. */
Aaron Durbined35b7c2016-07-13 23:17:38 -0500311 int prev_sleep_state = ACPI_S0;
Hannah Williams01bc8972016-02-04 20:13:34 -0800312
313 if (ps->pm1_sts & WAK_STS) {
Aaron Durbined35b7c2016-07-13 23:17:38 -0500314 switch (acpi_sleep_from_pm1(ps->pm1_cnt)) {
315 case ACPI_S3:
316 if (IS_ENABLED(CONFIG_HAVE_ACPI_RESUME))
317 prev_sleep_state = ACPI_S3;
Hannah Williams01bc8972016-02-04 20:13:34 -0800318 break;
Aaron Durbined35b7c2016-07-13 23:17:38 -0500319 case ACPI_S5:
320 prev_sleep_state = ACPI_S5;
Hannah Williams01bc8972016-02-04 20:13:34 -0800321 break;
322 }
Hannah Williams5992afa2016-06-23 09:50:28 -0700323
324 /* Clear SLP_TYP. */
325 outl(ps->pm1_cnt & ~(SLP_TYP), ACPI_PMIO_BASE + PM1_CNT);
Hannah Williams01bc8972016-02-04 20:13:34 -0800326 }
327 return prev_sleep_state;
328}
329
330/* returns prev_sleep_state */
331int fill_power_state(struct chipset_power_state *ps)
332{
333 int i;
Alexandru Gagniuca6339802016-04-05 12:40:24 -0700334 uintptr_t pmc_bar0 = read_pmc_mmio_bar();
335
Hannah Williams01bc8972016-02-04 20:13:34 -0800336 ps->pm1_sts = inw(ACPI_PMIO_BASE + PM1_STS);
337 ps->pm1_en = inw(ACPI_PMIO_BASE + PM1_EN);
338 ps->pm1_cnt = inl(ACPI_PMIO_BASE + PM1_CNT);
339 ps->tco_sts = inl(ACPI_PMIO_BASE + TCO_STS);
Alexandru Gagniuca6339802016-04-05 12:40:24 -0700340 ps->prsts = read32((void *)(pmc_bar0 + PRSTS));
341 ps->gen_pmcon1 =read32((void *)(pmc_bar0 + GEN_PMCON1));
342 ps->gen_pmcon2 = read32((void *)(pmc_bar0 + GEN_PMCON2));
343 ps->gen_pmcon3 = read32((void *)(pmc_bar0 + GEN_PMCON3));
Hannah Williams01bc8972016-02-04 20:13:34 -0800344
345 ps->prev_sleep_state = chipset_prev_sleep_state(ps);
346
347 printk(BIOS_DEBUG, "pm1_sts: %04x pm1_en: %04x pm1_cnt: %08x\n",
348 ps->pm1_sts, ps->pm1_en, ps->pm1_cnt);
349 printk(BIOS_DEBUG, "prsts: %08x tco_sts: %08x\n",
350 ps->prsts, ps->tco_sts);
351 printk(BIOS_DEBUG,
352 "gen_pmcon1: %08x gen_pmcon2: %08x gen_pmcon3: %08x\n",
353 ps->gen_pmcon1, ps->gen_pmcon2, ps->gen_pmcon3);
354 printk(BIOS_DEBUG, "smi_en: %08x smi_sts: %08x\n",
355 inl(ACPI_PMIO_BASE + SMI_EN), inl(ACPI_PMIO_BASE + SMI_STS));
356 for (i=0; i < GPE0_REG_MAX; i++) {
357 ps->gpe0_sts[i] = inl(ACPI_PMIO_BASE + GPE0_STS(i));
358 ps->gpe0_en[i] = inl(ACPI_PMIO_BASE + GPE0_EN(i));
359 printk(BIOS_DEBUG, "gpe0_sts[%d]: %08x gpe0_en[%d]: %08x\n",
360 i, ps->gpe0_sts[i], i, ps->gpe0_en[i]);
361 }
362 printk(BIOS_DEBUG, "prev_sleep_state %d\n", ps->prev_sleep_state);
363 return ps->prev_sleep_state;
364}
Aaron Durbinbef75e72016-05-26 11:00:44 -0500365
366int vboot_platform_is_resuming(void)
367{
Aaron Durbinbef75e72016-05-26 11:00:44 -0500368 if (!(inw(ACPI_PMIO_BASE + PM1_STS) & WAK_STS))
369 return 0;
370
Aaron Durbined35b7c2016-07-13 23:17:38 -0500371 return acpi_sleep_from_pm1(inl(ACPI_PMIO_BASE + PM1_CNT)) == ACPI_S3;
Aaron Durbinbef75e72016-05-26 11:00:44 -0500372}
Andrey Petrov0f593c22016-06-17 15:30:13 -0700373
374/*
375 * If possible, lock 0xcf9. Once the register is locked, it can't be changed.
376 * This lock is reset on cold boot, hard reset, soft reset and Sx.
377 */
378void global_reset_lock(void)
379{
380 uintptr_t etr = read_pmc_mmio_bar() + ETR;
381 uint32_t reg;
382
383 reg = read32((void *)etr);
384 if (reg & CF9_LOCK)
385 return;
386 reg |= CF9_LOCK;
387 write32((void *)etr, reg);
388}
389
390/*
391 * Enable or disable global reset. If global reset is enabled, hard reset and
392 * soft reset will trigger global reset, where both host and TXE are reset.
393 * This is cleared on cold boot, hard reset, soft reset and Sx.
394 */
395void global_reset_enable(bool enable)
396{
397 uintptr_t etr = read_pmc_mmio_bar() + ETR;
398 uint32_t reg;
399
400 reg = read32((void *)etr);
401 reg = enable ? reg | CF9_GLB_RST : reg & ~CF9_GLB_RST;
402 write32((void *)etr, reg);
403}
Furquan Shaikh4c1cb422016-06-23 14:00:05 -0700404
405/*
406 * The PM1 control is set to S5 when vboot requests a reboot because the power
407 * state code above may not have collected its data yet. Therefore, set it to
408 * S5 when vboot requests a reboot. That's necessary if vboot fails in the
409 * resume path and requests a reboot. This prevents a reboot loop where the
410 * error is continually hit on the failing vboot resume path.
411 */
412void vboot_platform_prepare_reboot(void)
413{
414 const uint16_t port = ACPI_PMIO_BASE + PM1_CNT;
415 outl((inl(port) & ~(SLP_TYP)) | (SLP_TYP_S5 << SLP_TYP_SHIFT), port);
416}
Aaron Durbinc2b77792016-07-14 00:26:50 -0500417
418void poweroff(void)
419{
420 enable_pm1_control(SLP_EN | (SLP_TYP_S5 << SLP_TYP_SHIFT));
421 halt();
422}