blob: 7ffc2aa8deff7d04c66443793261454572027ae1 [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Aamir Bohradd7acaa2020-03-25 11:36:22 +05302
3#include <intelblocks/gpio.h>
4#include <intelblocks/pcr.h>
5#include <soc/pcr_ids.h>
6#include <soc/pmc.h>
7
8static const struct reset_mapping rst_map[] = {
9 { .logical = PAD_CFG0_LOGICAL_RESET_RSMRST, .chipset = 0U << 30 },
10 { .logical = PAD_CFG0_LOGICAL_RESET_DEEP, .chipset = 1U << 30 },
11 { .logical = PAD_CFG0_LOGICAL_RESET_PLTRST, .chipset = 2U << 30 },
12};
13
14static const struct reset_mapping rst_map_com0[] = {
15 { .logical = PAD_CFG0_LOGICAL_RESET_PWROK, .chipset = 0U << 30 },
16 { .logical = PAD_CFG0_LOGICAL_RESET_DEEP, .chipset = 1U << 30 },
17 { .logical = PAD_CFG0_LOGICAL_RESET_PLTRST, .chipset = 2U << 30 },
18 { .logical = PAD_CFG0_LOGICAL_RESET_RSMRST, .chipset = 3U << 30 },
19};
20
21/*
22 * The GPIO driver for Jasperlake on Windows/Linux expects 32 GPIOs per pad
23 * group, regardless of whether or not there is a physical pad for each
24 * exposed GPIO number.
25 *
26 * This results in the OS having a sparse GPIO map, and devices that need
27 * to export an ACPI GPIO must use the OS expected number.
28 *
29 * Not all pins are usable as GPIO and those groups do not have a pad base.
30 *
31 * This layout matches the Linux kernel pinctrl map for JSP at:
32 * linux/drivers/pinctrl/intel/pinctrl-jasperlake.c
33 */
34static const struct pad_group jsl_community0_groups[] = {
35
Maulik V Vaghela4a087362020-10-27 17:19:20 +053036 INTEL_GPP_BASE(GPP_F0, GPP_F0, GPP_F19, 320), /* GPP_F */
37 INTEL_GPP(GPP_F0, GPIO_SPI0_IO_2, GPIO_SPI0_CLK_LOOPBK),/* SPI0 */
38 INTEL_GPP_BASE(GPP_F0, GPP_B0, GPIO_GSPI1_CLK_LOOPBK, 32),/* GPP_B */
39 INTEL_GPP_BASE(GPP_F0, GPP_A0, GPIO_ESPI_CLK_LOOPBK, 64),/* GPP_A */
40 INTEL_GPP_BASE(GPP_F0, GPP_S0, GPP_S7, 96), /* GPP_S */
41 INTEL_GPP_BASE(GPP_F0, GPP_R0, GPP_R7, 128), /* GPP_R */
Aamir Bohradd7acaa2020-03-25 11:36:22 +053042};
43
44static const struct pad_group jsl_community1_groups[] = {
45 INTEL_GPP_BASE(GPP_H0, GPP_H0, GPP_H23, 160), /* GPP_H */
Maulik V Vaghela4a087362020-10-27 17:19:20 +053046 INTEL_GPP_BASE(GPP_H0, GPP_D0, GPIO_SPI1_CLK_LOOPBK, 192),/* GPP_D */
Aamir Bohradd7acaa2020-03-25 11:36:22 +053047 INTEL_GPP_BASE(GPP_H0, VGPIO_0, VGPIO_39, 224), /* VGPIO */
48 INTEL_GPP_BASE(GPP_H0, GPP_C0, GPP_C23, 256), /* GPP_C */
49};
50
51/* This community is not visible to the OS */
52static const struct pad_group jsl_community2_groups[] = {
Maulik V Vaghela4a087362020-10-27 17:19:20 +053053 INTEL_GPP(GPD0, GPD0, GPIO_DRAM_RESETB), /* GPD */
Aamir Bohradd7acaa2020-03-25 11:36:22 +053054};
55
Aamir Bohradd7acaa2020-03-25 11:36:22 +053056static const struct pad_group jsl_community4_groups[] = {
Maulik V Vaghela4a087362020-10-27 17:19:20 +053057 INTEL_GPP(GPIO_L_BKLTEN, GPIO_L_BKLTEN, GPIO_MLK_RSTB), /* Reserved */
58 INTEL_GPP_BASE(GPIO_L_BKLTEN, GPP_E0, GPP_E23, 288), /* GPP_E */
Aamir Bohradd7acaa2020-03-25 11:36:22 +053059};
60
Aamir Bohradd7acaa2020-03-25 11:36:22 +053061static const struct pad_group jsl_community5_groups[] = {
Maulik V Vaghela4a087362020-10-27 17:19:20 +053062 INTEL_GPP_BASE(GPP_G0, GPP_G0, GPP_G7, 0), /* GPP_G */
Aamir Bohradd7acaa2020-03-25 11:36:22 +053063};
64
65static const struct pad_community jsl_communities[TOTAL_GPIO_COMM] = {
66 /* GPP F, B, A, S, R */
67 [COMM_0] = {
68 .port = PID_GPIOCOM0,
Maulik V Vaghelae3f030e2020-11-05 13:04:38 +053069 .first_pad = GPIO_COM0_START,
70 .last_pad = GPIO_COM0_END,
Aamir Bohradd7acaa2020-03-25 11:36:22 +053071 .num_gpi_regs = NUM_GPIO_COM0_GPI_REGS,
72 .pad_cfg_base = PAD_CFG_BASE,
Aseda Aboagye4291c822021-06-17 12:23:40 -070073 .pad_cfg_lock_offset = PAD_CFG_LOCK,
Aamir Bohradd7acaa2020-03-25 11:36:22 +053074 .host_own_reg_0 = HOSTSW_OWN_REG_0,
75 .gpi_int_sts_reg_0 = GPI_INT_STS_0,
76 .gpi_int_en_reg_0 = GPI_INT_EN_0,
77 .gpi_smi_sts_reg_0 = GPI_SMI_STS_0,
78 .gpi_smi_en_reg_0 = GPI_SMI_EN_0,
Michael Niewöhner85610d82020-11-23 22:02:20 +010079 .gpi_nmi_sts_reg_0 = GPI_NMI_STS_0,
80 .gpi_nmi_en_reg_0 = GPI_NMI_EN_0,
Aamir Bohradd7acaa2020-03-25 11:36:22 +053081 .max_pads_per_group = GPIO_MAX_NUM_PER_GROUP,
82 .name = "GPP_FBASR",
83 .acpi_path = "\\_SB.PCI0.GPIO",
84 .reset_map = rst_map_com0,
85 .num_reset_vals = ARRAY_SIZE(rst_map_com0),
86 .groups = jsl_community0_groups,
87 .num_groups = ARRAY_SIZE(jsl_community0_groups),
88 },
89 /* GPP H, D, VGPIO, C */
90 [COMM_1] = {
91 .port = PID_GPIOCOM1,
Maulik V Vaghelae3f030e2020-11-05 13:04:38 +053092 .first_pad = GPIO_COM1_START,
93 .last_pad = GPIO_COM1_END,
Aamir Bohradd7acaa2020-03-25 11:36:22 +053094 .num_gpi_regs = NUM_GPIO_COM1_GPI_REGS,
95 .pad_cfg_base = PAD_CFG_BASE,
96 .host_own_reg_0 = HOSTSW_OWN_REG_0,
97 .gpi_int_sts_reg_0 = GPI_INT_STS_0,
98 .gpi_int_en_reg_0 = GPI_INT_EN_0,
99 .gpi_smi_sts_reg_0 = GPI_SMI_STS_0,
100 .gpi_smi_en_reg_0 = GPI_SMI_EN_0,
Michael Niewöhner85610d82020-11-23 22:02:20 +0100101 .gpi_nmi_sts_reg_0 = GPI_NMI_STS_0,
102 .gpi_nmi_en_reg_0 = GPI_NMI_EN_0,
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530103 .max_pads_per_group = GPIO_MAX_NUM_PER_GROUP,
104 .name = "GPP_HDC",
105 .acpi_path = "\\_SB.PCI0.GPIO",
106 .reset_map = rst_map,
107 .num_reset_vals = ARRAY_SIZE(rst_map),
108 .groups = jsl_community1_groups,
109 .num_groups = ARRAY_SIZE(jsl_community1_groups),
110 },
111 /* GPD */
112 [COMM_2] = {
113 .port = PID_GPIOCOM2,
Maulik V Vaghelae3f030e2020-11-05 13:04:38 +0530114 .first_pad = GPIO_COM2_START,
115 .last_pad = GPIO_COM2_END,
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530116 .num_gpi_regs = NUM_GPIO_COM2_GPI_REGS,
117 .pad_cfg_base = PAD_CFG_BASE,
118 .host_own_reg_0 = HOSTSW_OWN_REG_0,
119 .gpi_int_sts_reg_0 = GPI_INT_STS_0,
120 .gpi_int_en_reg_0 = GPI_INT_EN_0,
121 .gpi_smi_sts_reg_0 = GPI_SMI_STS_0,
122 .gpi_smi_en_reg_0 = GPI_SMI_EN_0,
123 .max_pads_per_group = GPIO_MAX_NUM_PER_GROUP,
124 .name = "GPD",
125 .acpi_path = "\\_SB.PCI0.GPIO",
126 .reset_map = rst_map,
127 .num_reset_vals = ARRAY_SIZE(rst_map),
128 .groups = jsl_community2_groups,
129 .num_groups = ARRAY_SIZE(jsl_community2_groups),
130 },
131 /* GPP E */
132 [COMM_4] = {
133 .port = PID_GPIOCOM4,
Maulik V Vaghelae3f030e2020-11-05 13:04:38 +0530134 .first_pad = GPIO_COM4_START,
135 .last_pad = GPIO_COM4_END,
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530136 .num_gpi_regs = NUM_GPIO_COM4_GPI_REGS,
137 .pad_cfg_base = PAD_CFG_BASE,
138 .host_own_reg_0 = HOSTSW_OWN_REG_0,
139 .gpi_int_sts_reg_0 = GPI_INT_STS_0,
140 .gpi_int_en_reg_0 = GPI_INT_EN_0,
141 .gpi_smi_sts_reg_0 = GPI_SMI_STS_0,
142 .gpi_smi_en_reg_0 = GPI_SMI_EN_0,
Michael Niewöhner85610d82020-11-23 22:02:20 +0100143 .gpi_nmi_sts_reg_0 = GPI_NMI_STS_0,
144 .gpi_nmi_en_reg_0 = GPI_NMI_EN_0,
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530145 .max_pads_per_group = GPIO_MAX_NUM_PER_GROUP,
146 .name = "GPP_E",
147 .acpi_path = "\\_SB.PCI0.GPIO",
148 .reset_map = rst_map,
149 .num_reset_vals = ARRAY_SIZE(rst_map),
150 .groups = jsl_community4_groups,
151 .num_groups = ARRAY_SIZE(jsl_community4_groups),
152 },
153 /* GPP G */
154 [COMM_5] = {
155 .port = PID_GPIOCOM5,
Maulik V Vaghelae3f030e2020-11-05 13:04:38 +0530156 .first_pad = GPIO_COM5_START,
157 .last_pad = GPIO_COM5_END,
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530158 .num_gpi_regs = NUM_GPIO_COM5_GPI_REGS,
159 .pad_cfg_base = PAD_CFG_BASE,
160 .host_own_reg_0 = HOSTSW_OWN_REG_0,
161 .gpi_int_sts_reg_0 = GPI_INT_STS_0,
162 .gpi_int_en_reg_0 = GPI_INT_EN_0,
163 .gpi_smi_sts_reg_0 = GPI_SMI_STS_0,
164 .gpi_smi_en_reg_0 = GPI_SMI_EN_0,
Michael Niewöhner85610d82020-11-23 22:02:20 +0100165 .gpi_nmi_sts_reg_0 = GPI_NMI_STS_0,
166 .gpi_nmi_en_reg_0 = GPI_NMI_EN_0,
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530167 .max_pads_per_group = GPIO_MAX_NUM_PER_GROUP,
168 .name = "GPP_G",
169 .acpi_path = "\\_SB.PCI0.GPIO",
170 .reset_map = rst_map,
171 .num_reset_vals = ARRAY_SIZE(rst_map),
172 .groups = jsl_community5_groups,
173 .num_groups = ARRAY_SIZE(jsl_community5_groups),
174 }
175};
176
177const struct pad_community *soc_gpio_get_community(size_t *num_communities)
178{
179 *num_communities = ARRAY_SIZE(jsl_communities);
180 return jsl_communities;
181}
182
183const struct pmc_to_gpio_route *soc_pmc_gpio_routes(size_t *num)
184{
185 static const struct pmc_to_gpio_route routes[] = {
186 { PMC_GPP_A, GPP_A },
187 { PMC_GPP_B, GPP_B },
Meera Ravindranathd9803392020-07-21 19:12:53 +0530188 { PMC_GPP_G, GPP_G },
189 { PMC_GPP_C, GPP_C },
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530190 { PMC_GPP_R, GPP_R },
191 { PMC_GPP_D, GPP_D },
192 { PMC_GPP_S, GPP_S },
193 { PMC_GPP_H, GPP_H },
Meera Ravindranathd9803392020-07-21 19:12:53 +0530194 { PMC_GPP_F, GPP_F },
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530195 { PMC_GPD, GPP_GPD },
Meera Ravindranathd9803392020-07-21 19:12:53 +0530196 { PMC_GPP_E, GPP_E }
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530197 };
198
199 *num = ARRAY_SIZE(routes);
200 return routes;
201}