blob: 508fd45b1435b34225b1a1af19b97f570477076a [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Anton Kochkov7c634ae2011-06-20 23:14:22 +04002
3#include "msrtool.h"
4
Anton Kochkov59b36f12012-07-21 07:29:48 +04005int intel_pentium3_probe(const struct targetdef *target, const struct cpuid_t *id) {
Lubomir Rintel199a23c2017-01-22 22:19:24 +01006 return ((VENDOR_INTEL == id->vendor) &&
7 (0x6 == id->family) && (
Anton Kochkovffbbecc2012-07-04 07:31:37 +04008 (0xa == id->model) ||
9 (0xb == id->model)
10 ));
Anton Kochkov7c634ae2011-06-20 23:14:22 +040011}
12
13const struct msrdef intel_pentium3_msrs[] = {
Patrick Georgi5c65d002020-01-29 13:45:45 +010014 {0x10, MSRTYPE_RDWR, MSR2(0, 0), "IA32_TIME_STAMP_COUNTER", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040015 { BITS_EOT }
16 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010017 {0x17, MSRTYPE_RDWR, MSR2(0, 0), "IA32_PLATFORM_ID", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040018 { BITS_EOT }
19 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010020 {0x1b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_APIC_BASE", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040021 { BITS_EOT }
22 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010023 {0x2a, MSRTYPE_RDWR, MSR2(0, 0), "EBL_CR_POWERON", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040024 { BITS_EOT }
25 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010026 {0x33, MSRTYPE_RDWR, MSR2(0, 0), "TEST_CTL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040027 { BITS_EOT }
28 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010029 {0x3f, MSRTYPE_RDWR, MSR2(0, 0), "THERM_DIODE_OFFSET", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040030 { BITS_EOT }
31 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010032 {0x8b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_BIOS_SIGN_ID", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040033 { BITS_EOT }
34 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010035 {0xc1, MSRTYPE_RDWR, MSR2(0, 0), "PERFCTR0", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040036 { BITS_EOT }
37 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010038 {0xc2, MSRTYPE_RDWR, MSR2(0, 0), "PERFCTR1", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040039 { BITS_EOT }
40 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010041 {0x11e, MSRTYPE_RDWR, MSR2(0, 0), "BBL_CR_CTL3", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040042 { BITS_EOT }
43 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010044 {0x179, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MCG_CAP", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040045 { BITS_EOT }
46 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010047 {0x17a, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MCG_STATUS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040048 { BITS_EOT }
49 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010050 {0x198, MSRTYPE_RDWR, MSR2(0, 0), "IA32_PERF_STATUS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040051 { BITS_EOT }
52 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010053 {0x199, MSRTYPE_RDWR, MSR2(0, 0), "IA32_PERF_CONTROL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040054 { BITS_EOT }
55 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010056 {0x19a, MSRTYPE_RDWR, MSR2(0, 0), "IA32_CLOCK_MODULATION", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040057 { BITS_EOT }
58 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010059 {0x1a0, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MISC_ENABLES", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040060 { BITS_EOT }
61 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010062 {0x1d9, MSRTYPE_RDWR, MSR2(0, 0), "IA32_DEBUGCTL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040063 { BITS_EOT }
64 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010065 {0x200, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE0", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040066 { BITS_EOT }
67 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010068 {0x201, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK0", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040069 { BITS_EOT }
70 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010071 {0x202, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE1", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040072 { BITS_EOT }
73 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010074 {0x203, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK1", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040075 { BITS_EOT }
76 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010077 {0x204, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE2", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040078 { BITS_EOT }
79 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010080 {0x205, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK2", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040081 { BITS_EOT }
82 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010083 {0x206, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE3", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040084 { BITS_EOT }
85 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010086 {0x207, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK3", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040087 { BITS_EOT }
88 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010089 {0x208, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE4", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040090 { BITS_EOT }
91 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010092 {0x209, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK4", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040093 { BITS_EOT }
94 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010095 {0x20a, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE5", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040096 { BITS_EOT }
97 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010098 {0x20b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK5", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040099 { BITS_EOT }
100 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100101 {0x20c, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE6", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400102 { BITS_EOT }
103 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100104 {0x20d, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK6", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400105 { BITS_EOT }
106 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100107 {0x20e, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE7", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400108 { BITS_EOT }
109 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100110 {0x20f, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK7", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400111 { BITS_EOT }
112 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100113 {0x250, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX64K_00000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400114 { BITS_EOT }
115 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100116 {0x258, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX16K_80000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400117 { BITS_EOT }
118 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100119 {0x259, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX16K_A0000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400120 { BITS_EOT }
121 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100122 {0x268, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_C0000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400123 { BITS_EOT }
124 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100125 {0x269, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_C8000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400126 { BITS_EOT }
127 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100128 {0x26a, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_D0000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400129 { BITS_EOT }
130 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100131 {0x26b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_D8000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400132 { BITS_EOT }
133 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100134 {0x26c, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_E0000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400135 { BITS_EOT }
136 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100137 {0x26d, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_E8000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400138 { BITS_EOT }
139 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100140 {0x26e, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_F0000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400141 { BITS_EOT }
142 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100143 {0x26f, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_F8000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400144 { BITS_EOT }
145 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100146 {0x2ff, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_DEF_TYPE", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400147 { BITS_EOT }
148 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100149 {0x400, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC0_CTL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400150 { BITS_EOT }
151 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100152 {0x401, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC0_STATUS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400153 { BITS_EOT }
154 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100155 {0x402, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC0_ADDR", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400156 { BITS_EOT }
157 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100158 {0x40c, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC3_CTL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400159 { BITS_EOT }
160 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100161 {0x40d, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC3_STATUS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400162 { BITS_EOT }
163 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100164 {0x40e, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC3_ADDR", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400165 { BITS_EOT }
166 }},
167 { MSR_EOT }
168};