Angel Pons | 16f6aa8 | 2020-04-05 15:47:21 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 2 | |
| 3 | #include <device/device.h> |
| 4 | #include <device/pci.h> |
| 5 | #include <fsp/api.h> |
| 6 | #include <fsp/util.h> |
| 7 | #include <intelblocks/acpi.h> |
| 8 | #include <intelblocks/cfg.h> |
Michael Niewöhner | 8913b78 | 2020-12-11 22:13:44 +0100 | [diff] [blame] | 9 | #include <intelblocks/gpio.h> |
Tim Wawrzynczak | ed042a9 | 2021-02-04 17:07:14 -0700 | [diff] [blame] | 10 | #include <intelblocks/irq.h> |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 11 | #include <intelblocks/itss.h> |
Caveh Jalali | 7eaac6c | 2020-07-24 21:57:10 -0700 | [diff] [blame] | 12 | #include <intelblocks/pcie_rp.h> |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 13 | #include <intelblocks/xdci.h> |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 14 | #include <soc/intel/common/vbt.h> |
| 15 | #include <soc/itss.h> |
| 16 | #include <soc/pci_devs.h> |
| 17 | #include <soc/ramstage.h> |
| 18 | #include <soc/soc_chip.h> |
| 19 | |
| 20 | #if CONFIG(HAVE_ACPI_TABLES) |
| 21 | const char *soc_acpi_name(const struct device *dev) |
| 22 | { |
| 23 | if (dev->path.type == DEVICE_PATH_DOMAIN) |
| 24 | return "PCI0"; |
| 25 | |
Ravi Sarawadi | 2fd4972 | 2019-12-16 23:41:36 -0800 | [diff] [blame] | 26 | if (dev->path.type == DEVICE_PATH_USB) { |
| 27 | switch (dev->path.usb.port_type) { |
| 28 | case 0: |
| 29 | /* Root Hub */ |
| 30 | return "RHUB"; |
| 31 | case 2: |
| 32 | /* USB2 ports */ |
| 33 | switch (dev->path.usb.port_id) { |
| 34 | case 0: return "HS01"; |
| 35 | case 1: return "HS02"; |
| 36 | case 2: return "HS03"; |
| 37 | case 3: return "HS04"; |
| 38 | case 4: return "HS05"; |
| 39 | case 5: return "HS06"; |
| 40 | case 6: return "HS07"; |
| 41 | case 7: return "HS08"; |
| 42 | case 8: return "HS09"; |
| 43 | case 9: return "HS10"; |
Jeremy Soller | d0bf247 | 2021-08-12 10:49:58 -0600 | [diff] [blame] | 44 | /* PCH-H only */ |
| 45 | case 10: return "HS11"; |
| 46 | case 11: return "HS12"; |
| 47 | case 12: return "HS13"; |
| 48 | case 13: return "HS14"; |
Ravi Sarawadi | 2fd4972 | 2019-12-16 23:41:36 -0800 | [diff] [blame] | 49 | } |
| 50 | break; |
| 51 | case 3: |
| 52 | /* USB3 ports */ |
| 53 | switch (dev->path.usb.port_id) { |
| 54 | case 0: return "SS01"; |
| 55 | case 1: return "SS02"; |
| 56 | case 2: return "SS03"; |
| 57 | case 3: return "SS04"; |
Jeremy Soller | d0bf247 | 2021-08-12 10:49:58 -0600 | [diff] [blame] | 58 | /* PCH-H only */ |
| 59 | case 4: return "SS05"; |
| 60 | case 5: return "SS06"; |
| 61 | case 6: return "SS07"; |
| 62 | case 7: return "SS08"; |
| 63 | case 8: return "SS09"; |
| 64 | case 9: return "SS10"; |
Ravi Sarawadi | 2fd4972 | 2019-12-16 23:41:36 -0800 | [diff] [blame] | 65 | } |
| 66 | break; |
| 67 | } |
| 68 | return NULL; |
| 69 | } |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 70 | if (dev->path.type != DEVICE_PATH_PCI) |
| 71 | return NULL; |
| 72 | |
| 73 | switch (dev->path.pci.devfn) { |
Duncan Laurie | 32585de | 2020-05-18 13:21:44 -0700 | [diff] [blame] | 74 | case SA_DEVFN_ROOT: return "MCHC"; |
Jeremy Soller | bc071fe | 2021-08-12 10:49:58 -0600 | [diff] [blame] | 75 | case SA_DEVFN_CPU_PCIE: return "PEG0"; |
| 76 | case SA_DEVFN_PEG1: return "PEG1"; |
| 77 | case SA_DEVFN_PEG2: return "PEG2"; |
| 78 | case SA_DEVFN_PEG3: return "PEG3"; |
Duncan Laurie | 32585de | 2020-05-18 13:21:44 -0700 | [diff] [blame] | 79 | case SA_DEVFN_TCSS_XDCI: return "TXDC"; |
Duncan Laurie | 32585de | 2020-05-18 13:21:44 -0700 | [diff] [blame] | 80 | case SA_DEVFN_TBT0: return "TRP0"; |
| 81 | case SA_DEVFN_TBT1: return "TRP1"; |
| 82 | case SA_DEVFN_TBT2: return "TRP2"; |
| 83 | case SA_DEVFN_TBT3: return "TRP3"; |
Tim Wawrzynczak | 4b74814 | 2020-06-29 12:34:55 -0600 | [diff] [blame] | 84 | case SA_DEVFN_IPU: return "IPU0"; |
Duncan Laurie | 32585de | 2020-05-18 13:21:44 -0700 | [diff] [blame] | 85 | case PCH_DEVFN_ISH: return "ISHB"; |
| 86 | case PCH_DEVFN_XHCI: return "XHCI"; |
| 87 | case PCH_DEVFN_I2C0: return "I2C0"; |
| 88 | case PCH_DEVFN_I2C1: return "I2C1"; |
| 89 | case PCH_DEVFN_I2C2: return "I2C2"; |
| 90 | case PCH_DEVFN_I2C3: return "I2C3"; |
| 91 | case PCH_DEVFN_I2C4: return "I2C4"; |
| 92 | case PCH_DEVFN_I2C5: return "I2C5"; |
| 93 | case PCH_DEVFN_SATA: return "SATA"; |
| 94 | case PCH_DEVFN_PCIE1: return "RP01"; |
| 95 | case PCH_DEVFN_PCIE2: return "RP02"; |
| 96 | case PCH_DEVFN_PCIE3: return "RP03"; |
| 97 | case PCH_DEVFN_PCIE4: return "RP04"; |
| 98 | case PCH_DEVFN_PCIE5: return "RP05"; |
| 99 | case PCH_DEVFN_PCIE6: return "RP06"; |
| 100 | case PCH_DEVFN_PCIE7: return "RP07"; |
| 101 | case PCH_DEVFN_PCIE8: return "RP08"; |
| 102 | case PCH_DEVFN_PCIE9: return "RP09"; |
| 103 | case PCH_DEVFN_PCIE10: return "RP10"; |
| 104 | case PCH_DEVFN_PCIE11: return "RP11"; |
| 105 | case PCH_DEVFN_PCIE12: return "RP12"; |
Jeremy Soller | 83d795c | 2021-08-12 10:49:58 -0600 | [diff] [blame] | 106 | case PCH_DEVFN_PCIE13: return "RP13"; |
| 107 | case PCH_DEVFN_PCIE14: return "RP14"; |
| 108 | case PCH_DEVFN_PCIE15: return "RP15"; |
| 109 | case PCH_DEVFN_PCIE16: return "RP16"; |
| 110 | case PCH_DEVFN_PCIE17: return "RP17"; |
| 111 | case PCH_DEVFN_PCIE18: return "RP18"; |
| 112 | case PCH_DEVFN_PCIE19: return "RP19"; |
| 113 | case PCH_DEVFN_PCIE20: return "RP20"; |
| 114 | case PCH_DEVFN_PCIE21: return "RP21"; |
| 115 | case PCH_DEVFN_PCIE22: return "RP22"; |
| 116 | case PCH_DEVFN_PCIE23: return "RP23"; |
| 117 | case PCH_DEVFN_PCIE24: return "RP24"; |
Duncan Laurie | 32585de | 2020-05-18 13:21:44 -0700 | [diff] [blame] | 118 | case PCH_DEVFN_PMC: return "PMC"; |
| 119 | case PCH_DEVFN_UART0: return "UAR0"; |
| 120 | case PCH_DEVFN_UART1: return "UAR1"; |
| 121 | case PCH_DEVFN_UART2: return "UAR2"; |
| 122 | case PCH_DEVFN_GSPI0: return "SPI0"; |
| 123 | case PCH_DEVFN_GSPI1: return "SPI1"; |
| 124 | case PCH_DEVFN_GSPI2: return "SPI2"; |
| 125 | case PCH_DEVFN_GSPI3: return "SPI3"; |
Duncan Laurie | 32585de | 2020-05-18 13:21:44 -0700 | [diff] [blame] | 126 | case PCH_DEVFN_HDA: return "HDAS"; |
| 127 | case PCH_DEVFN_SMBUS: return "SBUS"; |
| 128 | case PCH_DEVFN_GBE: return "GLAN"; |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 129 | } |
| 130 | |
| 131 | return NULL; |
| 132 | } |
| 133 | #endif |
| 134 | |
Angel Pons | 73a22ed | 2021-04-05 12:26:51 +0200 | [diff] [blame] | 135 | /* SoC routine to fill GPIO PM mask and value for GPIO_MISCCFG register */ |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 136 | static void soc_fill_gpio_pm_configuration(void) |
| 137 | { |
| 138 | uint8_t value[TOTAL_GPIO_COMM]; |
| 139 | const config_t *config = config_of_soc(); |
| 140 | |
| 141 | if (config->gpio_override_pm) |
Angel Pons | 0c0d492 | 2021-04-05 13:02:45 +0200 | [diff] [blame] | 142 | memcpy(value, config->gpio_pm, sizeof(value)); |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 143 | else |
Angel Pons | 0c0d492 | 2021-04-05 13:02:45 +0200 | [diff] [blame] | 144 | memset(value, MISCCFG_GPIO_PM_CONFIG_BITS, sizeof(value)); |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 145 | |
| 146 | gpio_pm_configure(value, TOTAL_GPIO_COMM); |
| 147 | } |
| 148 | |
| 149 | void soc_init_pre_device(void *chip_info) |
| 150 | { |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 151 | /* Perform silicon specific init. */ |
Kyösti Mälkki | cc93c6e | 2021-01-09 22:53:52 +0200 | [diff] [blame] | 152 | fsp_silicon_init(); |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 153 | |
| 154 | /* Display FIRMWARE_VERSION_INFO_HOB */ |
| 155 | fsp_display_fvi_version_hob(); |
| 156 | |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 157 | soc_fill_gpio_pm_configuration(); |
Caveh Jalali | 7eaac6c | 2020-07-24 21:57:10 -0700 | [diff] [blame] | 158 | |
| 159 | /* Swap enabled PCI ports in device tree if needed. */ |
Michael Niewöhner | 9f0285b | 2022-01-09 02:20:17 +0100 | [diff] [blame] | 160 | const struct pcie_rp_group *pch_rp_groups = soc_get_pch_rp_groups(); |
| 161 | pcie_rp_update_devicetree(pch_rp_groups); |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 162 | } |
| 163 | |
Tim Wawrzynczak | ed042a9 | 2021-02-04 17:07:14 -0700 | [diff] [blame] | 164 | static void cpu_fill_ssdt(const struct device *dev) |
| 165 | { |
| 166 | if (!generate_pin_irq_map()) |
| 167 | printk(BIOS_ERR, "ERROR: Failed to generate ACPI _PRT table!\n"); |
| 168 | |
| 169 | generate_cpu_entries(dev); |
| 170 | } |
| 171 | |
| 172 | static void cpu_set_north_irqs(struct device *dev) |
| 173 | { |
| 174 | irq_program_non_pch(); |
| 175 | } |
| 176 | |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 177 | static struct device_operations pci_domain_ops = { |
| 178 | .read_resources = &pci_domain_read_resources, |
| 179 | .set_resources = &pci_domain_set_resources, |
| 180 | .scan_bus = &pci_domain_scan_bus, |
Ravi Sarawadi | 2fd4972 | 2019-12-16 23:41:36 -0800 | [diff] [blame] | 181 | #if CONFIG(HAVE_ACPI_TABLES) |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 182 | .acpi_name = &soc_acpi_name, |
Ravi Sarawadi | 2fd4972 | 2019-12-16 23:41:36 -0800 | [diff] [blame] | 183 | #endif |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 184 | }; |
| 185 | |
| 186 | static struct device_operations cpu_bus_ops = { |
Nico Huber | 2f8ba69 | 2020-04-05 14:05:24 +0200 | [diff] [blame] | 187 | .read_resources = noop_read_resources, |
| 188 | .set_resources = noop_set_resources, |
Tim Wawrzynczak | ed042a9 | 2021-02-04 17:07:14 -0700 | [diff] [blame] | 189 | .enable_resources = cpu_set_north_irqs, |
Karthikeyan Ramasubramanian | 0e971e1 | 2020-01-09 11:32:16 -0700 | [diff] [blame] | 190 | #if CONFIG(HAVE_ACPI_TABLES) |
Tim Wawrzynczak | ed042a9 | 2021-02-04 17:07:14 -0700 | [diff] [blame] | 191 | .acpi_fill_ssdt = cpu_fill_ssdt, |
Karthikeyan Ramasubramanian | 0e971e1 | 2020-01-09 11:32:16 -0700 | [diff] [blame] | 192 | #endif |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 193 | }; |
| 194 | |
| 195 | static void soc_enable(struct device *dev) |
| 196 | { |
Tim Wawrzynczak | 6d20d0c | 2020-05-13 17:00:33 -0600 | [diff] [blame] | 197 | /* |
| 198 | * Set the operations if it is a special bus type or a hidden PCI |
| 199 | * device. |
| 200 | */ |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 201 | if (dev->path.type == DEVICE_PATH_DOMAIN) |
| 202 | dev->ops = &pci_domain_ops; |
| 203 | else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) |
| 204 | dev->ops = &cpu_bus_ops; |
Tim Wawrzynczak | 6d20d0c | 2020-05-13 17:00:33 -0600 | [diff] [blame] | 205 | else if (dev->path.type == DEVICE_PATH_PCI && |
| 206 | dev->path.pci.devfn == PCH_DEVFN_PMC) |
| 207 | dev->ops = &pmc_ops; |
Michael Niewöhner | 8913b78 | 2020-12-11 22:13:44 +0100 | [diff] [blame] | 208 | else if (dev->path.type == DEVICE_PATH_GPIO) |
| 209 | block_gpio_enable(dev); |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 210 | } |
| 211 | |
| 212 | struct chip_operations soc_intel_tigerlake_ops = { |
| 213 | CHIP_NAME("Intel Tigerlake") |
| 214 | .enable_dev = &soc_enable, |
| 215 | .init = &soc_init_pre_device, |
| 216 | }; |