blob: ba3dc431a046b685151413ec1f455178cb69edac [file] [log] [blame]
Uwe Hermann42b1c432010-12-09 18:09:14 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2003 Linux Networx
5 * (Written by Eric Biederman <ebiederman@lnxi.com> for Linux Networx)
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Uwe Hermann42b1c432010-12-09 18:09:14 +000019 */
20
21#include <stdint.h>
22#include <arch/io.h>
Uwe Hermann42b1c432010-12-09 18:09:14 +000023#include <device/pci_ids.h>
24
25/* Enable 5MB ROM access at 0xFFB00000 - 0xFFFFFFFF. */
26static void amd8111_enable_rom(void)
27{
28 u8 byte;
29 device_t dev;
30
31 dev = pci_io_locate_device(PCI_ID(PCI_VENDOR_ID_AMD,
32 PCI_DEVICE_ID_AMD_8111_ISA), 0);
33
34 /* Note: The 0xFFFF0000 - 0xFFFFFFFF range is always enabled. */
35
36 /* Set the 5MB enable bits. */
37 byte = pci_io_read_config8(dev, 0x43);
38 byte |= (1 << 7); /* Enable 0xFFC00000-0xFFFFFFFF (4MB). */
39 byte |= (1 << 6); /* Enable 0xFFB00000-0xFFBFFFFF (1MB). */
40 pci_io_write_config8(dev, 0x43, byte);
41}
Patrick Georgi1bb68282009-12-31 12:56:53 +000042
Uwe Hermann1f7d3c52010-11-26 22:35:11 +000043static void bootblock_southbridge_init(void)
44{
Patrick Georgi1bb68282009-12-31 12:56:53 +000045 amd8111_enable_rom();
46}