blob: 74a72471a7cf1838850e8291f011bb9e96303de6 [file] [log] [blame]
Ronald G. Minnichcae09e02013-11-19 17:42:41 -08001#include <stdint.h>
Gerd Hoffmann414b9472013-06-18 23:41:21 +02002#include <delay.h>
Ronald G. Minnichcae09e02013-11-19 17:42:41 -08003#include <edid.h>
Gerd Hoffmann414b9472013-06-18 23:41:21 +02004#include <stdlib.h>
5#include <string.h>
6#include <arch/io.h>
7
8#include <boot/coreboot_tables.h>
9#include <console/console.h>
10#include <device/device.h>
11#include <device/pci.h>
12#include <device/pci_ids.h>
13#include <device/pci_ops.h>
Vladimir Serbinenkodb7d04d2014-02-22 10:35:45 +010014#include <pc80/vga.h>
15#include <pc80/vga_io.h>
Gerd Hoffmann414b9472013-06-18 23:41:21 +020016
17/* VGA init. We use the Bochs VESA VBE extensions */
18#define VBE_DISPI_IOPORT_INDEX 0x01CE
19#define VBE_DISPI_IOPORT_DATA 0x01CF
20
21#define VBE_DISPI_INDEX_ID 0x0
22#define VBE_DISPI_INDEX_XRES 0x1
23#define VBE_DISPI_INDEX_YRES 0x2
24#define VBE_DISPI_INDEX_BPP 0x3
25#define VBE_DISPI_INDEX_ENABLE 0x4
26#define VBE_DISPI_INDEX_BANK 0x5
27#define VBE_DISPI_INDEX_VIRT_WIDTH 0x6
28#define VBE_DISPI_INDEX_VIRT_HEIGHT 0x7
29#define VBE_DISPI_INDEX_X_OFFSET 0x8
30#define VBE_DISPI_INDEX_Y_OFFSET 0x9
31#define VBE_DISPI_INDEX_VIDEO_MEMORY_64K 0xa
32
33#define VBE_DISPI_ID0 0xB0C0
34#define VBE_DISPI_ID1 0xB0C1
35#define VBE_DISPI_ID2 0xB0C2
36#define VBE_DISPI_ID4 0xB0C4
37#define VBE_DISPI_ID5 0xB0C5
38
39#define VBE_DISPI_DISABLED 0x00
40#define VBE_DISPI_ENABLED 0x01
41#define VBE_DISPI_LFB_ENABLED 0x40
42#define VBE_DISPI_NOCLEARMEM 0x80
43
Vladimir Serbinenkodb7d04d2014-02-22 10:35:45 +010044#if IS_ENABLED(CONFIG_FRAMEBUFFER_KEEP_VESA_MODE)
Gerd Hoffmann414b9472013-06-18 23:41:21 +020045static int width = CONFIG_DRIVERS_EMULATION_QEMU_BOCHS_XRES;
46static int height = CONFIG_DRIVERS_EMULATION_QEMU_BOCHS_YRES;
Gerd Hoffmann414b9472013-06-18 23:41:21 +020047
48static void bochs_write(int index, int val)
49{
50 outw(index, VBE_DISPI_IOPORT_INDEX);
51 outw(val, VBE_DISPI_IOPORT_DATA);
52}
53
54static int bochs_read(int index)
55{
56 outw(index, VBE_DISPI_IOPORT_INDEX);
57 return inw(VBE_DISPI_IOPORT_DATA);
58}
Vladimir Serbinenkodb7d04d2014-02-22 10:35:45 +010059#endif
Gerd Hoffmann414b9472013-06-18 23:41:21 +020060
Edward O'Callaghan2c9d2cf2014-10-27 23:29:29 +110061static void bochs_init(struct device *dev)
Gerd Hoffmann414b9472013-06-18 23:41:21 +020062{
Vladimir Serbinenkodb7d04d2014-02-22 10:35:45 +010063#if IS_ENABLED(CONFIG_FRAMEBUFFER_KEEP_VESA_MODE)
Gerd Hoffmann748a6b12013-11-25 17:12:07 +010064 struct edid edid;
Gerd Hoffmann414b9472013-06-18 23:41:21 +020065 int id, mem, bar;
Gerd Hoffmann748a6b12013-11-25 17:12:07 +010066 u32 addr;
Gerd Hoffmann414b9472013-06-18 23:41:21 +020067
68 /* bochs dispi detection */
69 id = bochs_read(VBE_DISPI_INDEX_ID);
70 if ((id & 0xfff0) != VBE_DISPI_ID0) {
71 printk(BIOS_DEBUG, "QEMU VGA: bochs dispi: ID mismatch.\n");
72 return;
73 }
74 mem = bochs_read(VBE_DISPI_INDEX_VIDEO_MEMORY_64K) * 64 * 1024;
Gerd Hoffmann414b9472013-06-18 23:41:21 +020075
76 /* find lfb pci bar */
77 addr = pci_read_config32(dev, PCI_BASE_ADDRESS_0);
78 if ((addr & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_MEMORY) {
79 /* qemu -vga {std,qxl} */
80 bar = 0;
81 } else {
82 /* qemu -vga vmware */
83 addr = pci_read_config32(dev, PCI_BASE_ADDRESS_1);
84 bar = 1;
85 }
86 addr &= ~PCI_BASE_ADDRESS_MEM_ATTR_MASK;
Ronald G. Minnichcae09e02013-11-19 17:42:41 -080087
88 if (!addr)
89 return;
90
91 printk(BIOS_DEBUG, "QEMU VGA: bochs dispi interface found, "
92 "%d MiB video memory\n", mem / ( 1024 * 1024));
Gerd Hoffmann414b9472013-06-18 23:41:21 +020093 printk(BIOS_DEBUG, "QEMU VGA: framebuffer @ %x (pci bar %d)\n",
94 addr, bar);
95
96 /* setup video mode */
97 bochs_write(VBE_DISPI_INDEX_ENABLE, 0);
98 bochs_write(VBE_DISPI_INDEX_BANK, 0);
99 bochs_write(VBE_DISPI_INDEX_BPP, 32);
100 bochs_write(VBE_DISPI_INDEX_XRES, width);
101 bochs_write(VBE_DISPI_INDEX_YRES, height);
102 bochs_write(VBE_DISPI_INDEX_VIRT_WIDTH, width);
103 bochs_write(VBE_DISPI_INDEX_VIRT_HEIGHT, height);
104 bochs_write(VBE_DISPI_INDEX_X_OFFSET, 0);
105 bochs_write(VBE_DISPI_INDEX_Y_OFFSET, 0);
106 bochs_write(VBE_DISPI_INDEX_ENABLE,
107 VBE_DISPI_ENABLED | VBE_DISPI_LFB_ENABLED);
108
109 outb(0x20, 0x3c0); /* disable blanking */
Gerd Hoffmann748a6b12013-11-25 17:12:07 +0100110
111 /* setup coreboot framebuffer */
Gerd Hoffmann0bc3e3252015-09-04 12:58:00 +0200112 edid.mode.ha = width;
113 edid.mode.va = height;
Gerd Hoffmann4f627322014-08-27 10:42:47 +0200114 edid.panel_bits_per_color = 8;
115 edid.panel_bits_per_pixel = 24;
Julius Werner2b6db972016-04-06 12:50:40 -0700116 edid_set_framebuffer_bits_per_pixel(&edid, 32, 0);
Ronald G. Minnichcae09e02013-11-19 17:42:41 -0800117 set_vbe_mode_info_valid(&edid, addr);
Vladimir Serbinenkodb7d04d2014-02-22 10:35:45 +0100118#else
119 vga_misc_write(0x1);
120 vga_textmode_init();
121#endif
Gerd Hoffmann414b9472013-06-18 23:41:21 +0200122}
123
124static struct device_operations qemu_graph_ops = {
125 .read_resources = pci_dev_read_resources,
126 .set_resources = pci_dev_set_resources,
127 .enable_resources = pci_dev_enable_resources,
128 .init = bochs_init,
129 .scan_bus = 0,
130};
131
132static const struct pci_driver qemu_stdvga_driver __pci_driver = {
133 .ops = &qemu_graph_ops,
134 .vendor = 0x1234,
135 .device = 0x1111,
136};
137
138static const struct pci_driver qemu_vmware_driver __pci_driver = {
139 .ops = &qemu_graph_ops,
140 .vendor = 0x15ad,
141 .device = 0x0405,
142};
143static const struct pci_driver qemu_qxl_driver __pci_driver = {
144 .ops = &qemu_graph_ops,
145 .vendor = 0x1b36,
146 .device = 0x0100,
147};