blob: 8f388ec188496cd1a69811c96f450af70314ae7a [file] [log] [blame]
Angel Pons6e5aabd2020-03-23 23:44:42 +01001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer00636b02012-04-04 00:08:51 +02002
Iru Caid7ee9dd2016-02-24 15:03:58 +08003#ifndef NORTHBRIDGE_INTEL_SANDYBRIDGE_CHIP_H
4#define NORTHBRIDGE_INTEL_SANDYBRIDGE_CHIP_H
5
Vladimir Serbinenkoa71bdc32014-08-30 00:35:39 +02006#include <drivers/intel/gma/i915.h>
7
Stefan Reinauer00636b02012-04-04 00:08:51 +02008/*
9 * Digital Port Hotplug Enable:
Angel Pons7c49cb82020-03-16 23:17:32 +010010 * 0x04 = Enabled, 2ms short pulse
Stefan Reinauer00636b02012-04-04 00:08:51 +020011 * 0x05 = Enabled, 4.5ms short pulse
Angel Pons7c49cb82020-03-16 23:17:32 +010012 * 0x06 = Enabled, 6ms short pulse
Stefan Reinauer00636b02012-04-04 00:08:51 +020013 * 0x07 = Enabled, 100ms short pulse
14 */
15struct northbridge_intel_sandybridge_config {
16 u8 gpu_dp_b_hotplug; /* Digital Port B Hotplug Config */
17 u8 gpu_dp_c_hotplug; /* Digital Port C Hotplug Config */
18 u8 gpu_dp_d_hotplug; /* Digital Port D Hotplug Config */
19
20 u8 gpu_panel_port_select; /* 0=LVDS 1=DP_B 2=DP_C 3=DP_D */
21 u8 gpu_panel_power_cycle_delay; /* T4 time sequence */
22 u16 gpu_panel_power_up_delay; /* T1+T2 time sequence */
23 u16 gpu_panel_power_down_delay; /* T3 time sequence */
24 u16 gpu_panel_power_backlight_on_delay; /* T5 time sequence */
25 u16 gpu_panel_power_backlight_off_delay; /* Tx time sequence */
Duncan Lauriedd585b82012-04-09 12:05:18 -070026
27 u32 gpu_cpu_backlight; /* CPU Backlight PWM value */
28 u32 gpu_pch_backlight; /* PCH Backlight PWM value */
Vladimir Serbinenko1783a3c2014-02-23 00:10:35 +010029
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060030 /*
31 * Maximum memory clock.
32 * For example 666 for DDR3-1333, or 800 for DDR3-1600
33 */
34 u16 max_mem_clock_mhz;
35
Vladimir Serbinenkoa71bdc32014-08-30 00:35:39 +020036 struct i915_gpu_controller_info gfx;
Patrick Rudolph266a1f72016-06-09 18:13:34 +020037
38 /*
Angel Pons7c49cb82020-03-16 23:17:32 +010039 * Maximum PCI MMIO size in MiB.
Patrick Rudolph266a1f72016-06-09 18:13:34 +020040 */
41 u16 pci_mmio_size;
Patrick Rudolph5709e032019-03-25 10:12:14 +010042
43 /* Data for RAM init */
44
45 /* DIMM SPD address. Use 8bit notation where BIT0 is always zero. */
46 u8 spd_addresses[4];
47
48 /* PEI data for RAM init and early silicon init */
49 u8 ts_addresses[4];
50
51 bool ec_present;
52 bool ddr3lv_support;
53
Angel Pons7c49cb82020-03-16 23:17:32 +010054 /*
55 * N mode functionality. Leave this setting at 0.
Patrick Rudolph5709e032019-03-25 10:12:14 +010056 * 0 Auto
57 * 1 1N
58 * 2 2N
59 */
60 enum {
61 DDR_NMODE_AUTO = 0,
62 DDR_NMODE_1N,
63 DDR_NMODE_2N,
64 } nmode;
65
Angel Pons7c49cb82020-03-16 23:17:32 +010066 /*
67 * DDR refresh rate config. JEDEC Standard No.21-C Annex K allows for DIMM SPD data to
68 * specify whether double-rate is required for extended operating temperature range.
69 *
70 * 0 Enable double rate based upon temperature thresholds
71 * 1 Normal rate
72 * 2 Always enable double rate
Patrick Rudolph5709e032019-03-25 10:12:14 +010073 */
74 enum {
75 DDR_REFRESH_RATE_TEMP_THRES = 0,
76 DDR_REFRESH_REATE_NORMAL,
77 DDR_REFRESH_RATE_DOUBLE,
78 } ddr_refresh_rate_config;
79
80 /*
81 * USB Port Configuration:
82 * [0] = enable
83 * [1] = overcurrent pin
84 * [2] = length
85 *
Angel Pons7c49cb82020-03-16 23:17:32 +010086 * Ports 0-7 can be mapped to OC0-OC3
Patrick Rudolph5709e032019-03-25 10:12:14 +010087 * Ports 8-13 can be mapped to OC4-OC7
88 *
89 * Port Length
90 * MOBILE:
91 * < 0x050 = Setting 1 (back panel, 1-5in, lowest tx amplitude)
92 * < 0x140 = Setting 2 (back panel, 5-14in, highest tx amplitude)
93 * DESKTOP:
94 * < 0x080 = Setting 1 (front/back panel, <8in, lowest tx amplitude)
95 * < 0x130 = Setting 2 (back panel, 8-13in, higher tx amplitude)
96 * < 0x150 = Setting 3 (back panel, 13-15in, highest tx amplitude)
97 */
98 u16 usb_port_config[16][3];
99
100 struct {
101 /* 0: Disable, 1: Enable, 2: Auto, 3: Smart Auto */
102 u8 mode : 2;
103 /* 4 bit mask, 1: switchable, 0: not switchable */
104 u8 hs_port_switch_mask : 4;
105 /* 0: No xHCI preOS driver, 1: xHCI preOS driver */
106 u8 preboot_support : 1;
107 /* 0: Disable, 1: Enable */
108 u8 xhci_streams : 1;
109 } usb3;
Stefan Reinauer00636b02012-04-04 00:08:51 +0200110};
Iru Caid7ee9dd2016-02-24 15:03:58 +0800111
112#endif /* NORTHBRIDGE_INTEL_SANDYBRIDGE_CHIP_H */