blob: c4bf97855337d1eab0b9856b7676bbc93cbdcb24 [file] [log] [blame]
Jens Rottmann73d49652013-02-28 09:56:20 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2011 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20#include <stdint.h>
21#include <string.h>
22#include <device/pci_def.h>
23#include <device/pci_ids.h>
Kyösti Mälkki207880c2013-12-10 09:03:17 +020024#include <arch/acpi.h>
Jens Rottmann73d49652013-02-28 09:56:20 +010025#include <arch/io.h>
26#include <arch/stages.h>
27#include <device/pnp_def.h>
Jens Rottmann73d49652013-02-28 09:56:20 +010028#include <arch/cpu.h>
29#include <cpu/x86/lapic.h>
30#include <console/console.h>
31#include <console/loglevel.h>
Kyösti Mälkki107f72e2014-01-06 11:06:26 +020032#include <cpu/x86/mtrr.h>
Edward O'Callaghanbf9d1222014-10-29 09:26:00 +110033#include <cpu/amd/car.h>
Kyösti Mälkkif21c2ac2014-10-19 09:35:18 +030034#include <northbridge/amd/agesa/agesawrapper.h>
Jens Rottmann73d49652013-02-28 09:56:20 +010035#include "cpu/x86/bist.h"
Edward O'Callaghanfdceb482014-06-02 07:58:14 +100036#include <superio/smsc/smscsuperio/smscsuperio.h>
Kyösti Mälkkic66f1cb2013-08-12 16:09:00 +030037#include "cpu/x86/lapic.h"
Jens Rottmann73d49652013-02-28 09:56:20 +010038#include <cpu/x86/cache.h>
Paul Menzel69743962013-04-19 10:05:57 +020039#include <sb_cimx.h>
Jens Rottmann73d49652013-02-28 09:56:20 +010040#include "SBPLATFORM.h"
41#include "cbmem.h"
42#include "cpu/amd/mtrr.h"
43#include "cpu/amd/agesa/s3_resume.h"
44
Jens Rottmann73d49652013-02-28 09:56:20 +010045
Jens Rottmann23d13b12013-02-28 10:24:20 +010046#define SERIAL_DEV PNP_DEV(0x4e, SMSCSUPERIO_SP1)
Jens Rottmann73d49652013-02-28 09:56:20 +010047
48void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
49{
50 u32 val;
51
Jens Rottmann73d49652013-02-28 09:56:20 +010052 /*
53 * All cores: allow caching of flash chip code and data
54 * (there are no cache-as-ram reliability concerns with family 14h)
55 */
Kyösti Mälkki107f72e2014-01-06 11:06:26 +020056 __writemsr (0x20c, (0x0100000000ull - CACHE_ROM_SIZE) | 5);
57 __writemsr (0x20d, (0x1000000000ull - CACHE_ROM_SIZE) | 0x800);
Jens Rottmann73d49652013-02-28 09:56:20 +010058
59 /* All cores: set pstate 0 (1600 MHz) early to save a few ms of boot time */
60 __writemsr (0xc0010062, 0);
61
62 if (!cpu_init_detectedx && boot_cpu()) {
63 post_code(0x30);
64 sb_Poweron_Init();
65
66 post_code(0x31);
Jens Rottmann23d13b12013-02-28 10:24:20 +010067 smscsuperio_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Jens Rottmann73d49652013-02-28 09:56:20 +010068 console_init();
69 }
70
71 /* Halt if there was a built in self test failure */
72 post_code(0x34);
73 report_bist_failure(bist);
74
75 /* Load MPB */
76 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +020077 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
78 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Jens Rottmann73d49652013-02-28 09:56:20 +010079
80 post_code(0x35);
Kyösti Mälkki1aa35c62014-10-21 14:19:04 +030081 agesawrapper_amdinitmmio();
Jens Rottmann73d49652013-02-28 09:56:20 +010082
83 post_code(0x37);
Kyösti Mälkki1aa35c62014-10-21 14:19:04 +030084 agesawrapper_amdinitreset();
Jens Rottmann73d49652013-02-28 09:56:20 +010085
86 post_code(0x39);
Kyösti Mälkki1aa35c62014-10-21 14:19:04 +030087 agesawrapper_amdinitearly();
Jens Rottmann73d49652013-02-28 09:56:20 +010088
Kyösti Mälkkie1b468e2014-06-18 09:10:53 +030089 int s3resume = acpi_is_wakeup_early() && acpi_s3_resume_allowed();
90 if (!s3resume) {
Jens Rottmann73d49652013-02-28 09:56:20 +010091 post_code(0x40);
Jens Rottmannf91c8f22013-03-01 19:01:00 +010092 /* Reboots with outb(3,0x92), outb(4,0xcf9) or triple-fault all
93 * hang, looks like DRAM re-init goes wrong, don't know why. */
Kyösti Mälkki1aa35c62014-10-21 14:19:04 +030094 val = agesawrapper_amdinitpost();
Jens Rottmannf91c8f22013-03-01 19:01:00 +010095 if (val == 7) /* fatal, amdinitenv below is going to hang */
96 outb(0x06, 0x0cf9); /* reset system harder instead */
Jens Rottmann73d49652013-02-28 09:56:20 +010097
98 post_code(0x42);
Kyösti Mälkki1aa35c62014-10-21 14:19:04 +030099 agesawrapper_amdinitenv();
Jens Rottmann73d49652013-02-28 09:56:20 +0100100
Jens Rottmann73d49652013-02-28 09:56:20 +0100101 } else { /* S3 detect */
102 printk(BIOS_INFO, "S3 detected\n");
103
104 post_code(0x60);
Kyösti Mälkki1aa35c62014-10-21 14:19:04 +0300105 agesawrapper_amdinitresume();
Jens Rottmann73d49652013-02-28 09:56:20 +0100106
Kyösti Mälkki1aa35c62014-10-21 14:19:04 +0300107 agesawrapper_amds3laterestore();
Jens Rottmann73d49652013-02-28 09:56:20 +0100108
109 post_code(0x61);
Kyösti Mälkki23b4f0c2014-06-18 09:55:26 +0300110 prepare_for_resume();
Jens Rottmann73d49652013-02-28 09:56:20 +0100111 }
Jens Rottmann73d49652013-02-28 09:56:20 +0100112
Jens Rottmann73d49652013-02-28 09:56:20 +0100113 post_code(0x50);
Stefan Reinauer648d1662013-05-06 18:05:39 -0700114 copy_and_run();
Jens Rottmann73d49652013-02-28 09:56:20 +0100115 printk(BIOS_ERR, "Error: copy_and_run() returned!\n");
116
117 post_code(0x54); /* Should never see this post code. */
118}