blob: 16236c1ffb2149385b69a180861da1b895dc9b1d [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00003
4#include <console/console.h>
5#include <device/device.h>
6#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02007#include <device/pci_ops.h>
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00008#include <device/pci_ids.h>
Arthur Heymans742df5a2019-06-03 16:24:41 +02009#include "chip.h"
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000010#include "i82801gx.h"
11
12typedef struct southbridge_intel_i82801gx_config config_t;
13
14static void ide_init(struct device *dev)
15{
16 u16 ideTimingConfig;
17 u32 reg32;
Stefan Reinauera8e11682009-03-11 14:54:18 +000018 u32 enable_primary, enable_secondary;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000019
20 /* Get the chip configuration */
21 config_t *config = dev->chip_info;
22
Paul Menzel7f1df8c2015-10-11 15:48:36 +020023 printk(BIOS_DEBUG, "i82801gx_ide: initializing...");
Stefan Reinauera8e11682009-03-11 14:54:18 +000024 if (config == NULL) {
Uwe Hermann607614d2010-11-18 20:12:13 +000025 printk(BIOS_ERR, "\ni82801gx_ide: Not mentioned in devicetree.cb!\n");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000026 // Trying to set somewhat safe defaults instead of bailing out.
Stefan Reinauera8e11682009-03-11 14:54:18 +000027 enable_primary = enable_secondary = 1;
28 } else {
29 enable_primary = config->ide_enable_primary;
30 enable_secondary = config->ide_enable_secondary;
31 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000032
33 reg32 = pci_read_config32(dev, PCI_COMMAND);
34 pci_write_config32(dev, PCI_COMMAND, reg32 | PCI_COMMAND_IO | PCI_COMMAND_MASTER);
35
36 /* Native Capable, but not enabled. */
37 pci_write_config8(dev, 0x09, 0x8a);
38
39 ideTimingConfig = pci_read_config16(dev, IDE_TIM_PRI);
40 ideTimingConfig &= ~IDE_DECODE_ENABLE;
41 ideTimingConfig |= IDE_SITRE;
42 if (enable_primary) {
43 /* Enable primary IDE interface. */
44 ideTimingConfig |= IDE_DECODE_ENABLE;
45 ideTimingConfig |= (2 << 12); // ISP = 3 clocks
46 ideTimingConfig |= (3 << 8); // RCT = 1 clock
47 ideTimingConfig |= (1 << 1); // IE0
48 ideTimingConfig |= (1 << 0); // TIME0
Paul Menzel7f1df8c2015-10-11 15:48:36 +020049 printk(BIOS_DEBUG, " IDE0");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000050 }
51 pci_write_config16(dev, IDE_TIM_PRI, ideTimingConfig);
52
53 ideTimingConfig = pci_read_config16(dev, IDE_TIM_SEC);
54 ideTimingConfig &= ~IDE_DECODE_ENABLE;
55 ideTimingConfig |= IDE_SITRE;
56 if (enable_secondary) {
57 /* Enable secondary IDE interface. */
58 ideTimingConfig |= IDE_DECODE_ENABLE;
59 ideTimingConfig |= (2 << 12); // ISP = 3 clocks
60 ideTimingConfig |= (3 << 8); // RCT = 1 clock
61 ideTimingConfig |= (1 << 1); // IE0
62 ideTimingConfig |= (1 << 0); // TIME0
Paul Menzel7f1df8c2015-10-11 15:48:36 +020063 printk(BIOS_DEBUG, " IDE1");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000064 }
65 pci_write_config16(dev, IDE_TIM_SEC, ideTimingConfig);
66
67 /* Set IDE I/O Configuration */
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000068 reg32 = 0;
69 /* FIXME: only set FAST_* for ata/100, only ?CBx for ata/66 */
70 if (enable_primary)
71 reg32 |= SIG_MODE_PRI_NORMAL | FAST_PCB0 | PCB0 | FAST_PCB1 | PCB1;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000072 if (enable_secondary)
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000073 reg32 |= SIG_MODE_SEC_NORMAL | FAST_SCB0 | SCB0 | FAST_SCB1 | SCB1;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000074 pci_write_config32(dev, IDE_CONFIG, reg32);
75
76 /* Set Interrupt Line */
77 /* Interrupt Pin is set by D31IP.PIP */
78 pci_write_config32(dev, INTR_LN, 0xff); /* Int 15 */
Stefan Reinauera8e11682009-03-11 14:54:18 +000079
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000080 printk(BIOS_DEBUG, "\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000081}
82
Stefan Reinauera8e11682009-03-11 14:54:18 +000083static struct pci_operations ide_pci_ops = {
Subrata Banik4a0f0712019-03-20 14:29:47 +053084 .set_subsystem = pci_dev_set_subsystem,
Stefan Reinauera8e11682009-03-11 14:54:18 +000085};
86
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000087static struct device_operations ide_ops = {
88 .read_resources = pci_dev_read_resources,
89 .set_resources = pci_dev_set_resources,
90 .enable_resources = pci_dev_enable_resources,
91 .init = ide_init,
92 .scan_bus = 0,
93 .enable = i82801gx_enable,
Stefan Reinauera8e11682009-03-11 14:54:18 +000094 .ops_pci = &ide_pci_ops,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000095};
96
Uwe Hermannbddc6932008-10-29 13:51:31 +000097/* 82801GB/GR/GDH/GBM/GHM/GU (ICH7/ICH7R/ICH7DH/ICH7-M/ICH7-M DH/ICH7-U) */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000098static const struct pci_driver i82801gx_ide __pci_driver = {
99 .ops = &ide_ops,
100 .vendor = PCI_VENDOR_ID_INTEL,
Uwe Hermann5d7a1c82008-10-31 18:41:09 +0000101 .device = 0x27df,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000102};