blob: 2efc3802b2998a1405047d6657943f7f0ee013de [file] [log] [blame]
Morgan Tsai1602dd52007-10-29 21:00:14 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Morgan Tsai1602dd52007-10-29 21:00:14 +00003 *
4 * Copyright (C) 2003 Linux Networx
5 * Copyright (C) 2003 SuSE Linux AG
6 * Copyright (C) 2004 Tyan Computer
7 * Written by Yinghai Lu <yhlu@tyan.com> for Tyan Computer.
8 * Copyright (C) 2006,2007 AMD
9 * Written by Yinghai Lu <yinghai.lu@amd.com> for AMD.
10 * Copyright (C) 2007 Silicon Integrated Systems Corp. (SiS)
11 * Written by Morgan Tsai <my_tsai@sis.com> for SiS.
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License as published by
15 * the Free Software Foundation; either version 2 of the License, or
16 * (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
26 */
27
28#include <console/console.h>
29#include <device/device.h>
30#include <device/pci.h>
31#include <device/pnp.h>
32#include <device/pci_ids.h>
33#include <device/pci_ops.h>
34#include <pc80/mc146818rtc.h>
35#include <pc80/isa-dma.h>
36#include <bitops.h>
37#include <arch/io.h>
Stefan Reinauer0401bd82010-01-16 18:31:34 +000038#include <arch/ioapic.h>
Morgan Tsai1602dd52007-10-29 21:00:14 +000039#include <cpu/x86/lapic.h>
Carl-Daniel Hailfinger2ee67792008-10-01 12:52:52 +000040#include <stdlib.h>
Morgan Tsai1602dd52007-10-29 21:00:14 +000041#include "sis966.h"
42#include <pc80/keyboard.h>
43
44#define NMI_OFF 0
45
Morgan Tsai1602dd52007-10-29 21:00:14 +000046// 0x7a or e3
47#define PREVIOUS_POWER_STATE 0x7A
48
49#define MAINBOARD_POWER_OFF 0
50#define MAINBOARD_POWER_ON 1
51#define SLOW_CPU_OFF 0
52#define SLOW_CPU__ON 1
53
Stefan Reinauer08670622009-06-30 15:17:49 +000054#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
55#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
Morgan Tsai1602dd52007-10-29 21:00:14 +000056#endif
57
Stefan Reinauereea66b72010-04-07 15:32:52 +000058#undef SLAVE_INIT
59
Morgan Tsai1602dd52007-10-29 21:00:14 +000060static void lpc_common_init(device_t dev)
61{
62 uint8_t byte;
Stefan Reinauer0401bd82010-01-16 18:31:34 +000063 uint32_t ioapic_base;
Morgan Tsai1602dd52007-10-29 21:00:14 +000064
65 /* IO APIC initialization */
66 byte = pci_read_config8(dev, 0x74);
67 byte |= (1<<0); // enable APIC
68 pci_write_config8(dev, 0x74, byte);
Stefan Reinauer0401bd82010-01-16 18:31:34 +000069 ioapic_base = pci_read_config32(dev, PCI_BASE_ADDRESS_1); // 0x14
Morgan Tsai1602dd52007-10-29 21:00:14 +000070
Stefan Reinauer0401bd82010-01-16 18:31:34 +000071 setup_ioapic(ioapic_base, 0); // Don't rename IO APIC ID
Morgan Tsai1602dd52007-10-29 21:00:14 +000072}
73
Stefan Reinauereea66b72010-04-07 15:32:52 +000074#ifdef SLAVE_INIT
Morgan Tsai1602dd52007-10-29 21:00:14 +000075static void lpc_slave_init(device_t dev)
76{
77 lpc_common_init(dev);
78}
Stefan Reinauereea66b72010-04-07 15:32:52 +000079#endif
Morgan Tsai1602dd52007-10-29 21:00:14 +000080
81static void lpc_usb_legacy_init(device_t dev)
82{
83 uint16_t acpi_base;
84
85 acpi_base = (pci_read_config8(dev,0x75) << 8);
Morgan Tsai1602dd52007-10-29 21:00:14 +000086
87 outb(inb(acpi_base + 0xbb) |0x80, acpi_base + 0xbb);
88 outb(inb(acpi_base + 0xba) |0x80, acpi_base + 0xba);
Morgan Tsai1602dd52007-10-29 21:00:14 +000089}
90
91static void lpc_init(device_t dev)
92{
Morgan Tsai218c2652007-11-02 16:09:58 +000093 uint8_t byte;
94 uint8_t byte_old;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +000095 int on;
96 int nmi_option;
Morgan Tsai1602dd52007-10-29 21:00:14 +000097
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000098 printk(BIOS_DEBUG, "LPC_INIT -------->\n");
Stefan Reinauer740b5872010-02-23 20:31:37 +000099 pc_keyboard_init(0);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000100
Morgan Tsai218c2652007-11-02 16:09:58 +0000101 lpc_usb_legacy_init(dev);
102 lpc_common_init(dev);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000103
Morgan Tsai1602dd52007-10-29 21:00:14 +0000104 /* power after power fail */
105
Morgan Tsai218c2652007-11-02 16:09:58 +0000106
Stefan Reinauer08670622009-06-30 15:17:49 +0000107 on = CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000108 get_option(&on, "power_on_after_fail");
Morgan Tsai1602dd52007-10-29 21:00:14 +0000109 byte = pci_read_config8(dev, PREVIOUS_POWER_STATE);
110 byte &= ~0x40;
111 if (!on) {
112 byte |= 0x40;
113 }
114 pci_write_config8(dev, PREVIOUS_POWER_STATE, byte);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000115 printk(BIOS_INFO, "set power %s after power fail\n", on?"on":"off");
Morgan Tsai218c2652007-11-02 16:09:58 +0000116
Morgan Tsai1602dd52007-10-29 21:00:14 +0000117 /* Throttle the CPU speed down for testing */
118 on = SLOW_CPU_OFF;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000119 get_option(&on, "slow_cpu");
Morgan Tsai1602dd52007-10-29 21:00:14 +0000120 if(on) {
121 uint16_t pm10_bar;
122 uint32_t dword;
123 pm10_bar = (pci_read_config16(dev, 0x60)&0xff00);
124 outl(((on<<1)+0x10) ,(pm10_bar + 0x10));
125 dword = inl(pm10_bar + 0x10);
126 on = 8-on;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000127 printk(BIOS_DEBUG, "Throttling CPU %2d.%1.1d percent.\n",
Morgan Tsai1602dd52007-10-29 21:00:14 +0000128 (on*12)+(on>>1),(on&1)*5);
129 }
Morgan Tsai1602dd52007-10-29 21:00:14 +0000130
Morgan Tsai218c2652007-11-02 16:09:58 +0000131 /* Enable Error reporting */
132 /* Set up sync flood detected */
133 byte = pci_read_config8(dev, 0x47);
134 byte |= (1 << 1);
135 pci_write_config8(dev, 0x47, byte);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000136
Morgan Tsai218c2652007-11-02 16:09:58 +0000137 /* Set up NMI on errors */
138 byte = inb(0x70); // RTC70
139 byte_old = byte;
140 nmi_option = NMI_OFF;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000141 get_option(&nmi_option, "nmi");
Morgan Tsai218c2652007-11-02 16:09:58 +0000142 if (nmi_option) {
143 byte &= ~(1 << 7); /* set NMI */
144 } else {
145 byte |= ( 1 << 7); // Can not mask NMI from PCI-E and NMI_NOW
146 }
147 if( byte != byte_old) {
Ed Swierke42e1422009-07-10 15:05:35 +0000148 outb(byte, 0x70);
Morgan Tsai218c2652007-11-02 16:09:58 +0000149 }
Morgan Tsai1602dd52007-10-29 21:00:14 +0000150
Morgan Tsai218c2652007-11-02 16:09:58 +0000151 /* Initialize the real time clock */
152 rtc_init(0);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000153
Morgan Tsai218c2652007-11-02 16:09:58 +0000154 /* Initialize isa dma */
155 isa_dma_init();
Morgan Tsai1602dd52007-10-29 21:00:14 +0000156
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000157 printk(BIOS_DEBUG, "LPC_INIT <--------\n");
Morgan Tsai1602dd52007-10-29 21:00:14 +0000158}
159
160static void sis966_lpc_read_resources(device_t dev)
161{
162 struct resource *res;
Morgan Tsai1602dd52007-10-29 21:00:14 +0000163
164 /* Get the normal pci resources of this device */
165 pci_dev_read_resources(dev); // We got one for APIC, or one more for TRAP
166
Myles Watson29cc9ed2009-07-02 18:56:24 +0000167 /* Add an extra subtractive resource for both memory and I/O. */
Morgan Tsai1602dd52007-10-29 21:00:14 +0000168 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000169 res->base = 0;
170 res->size = 0x1000;
171 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
172 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Morgan Tsai1602dd52007-10-29 21:00:14 +0000173
174 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000175 res->base = 0xff800000;
176 res->size = 0x00800000; /* 8 MB for flash */
177 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
178 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Morgan Tsai1602dd52007-10-29 21:00:14 +0000179
Myles Watson29cc9ed2009-07-02 18:56:24 +0000180 res = new_resource(dev, 3); /* IOAPIC */
181 res->base = 0xfec00000;
182 res->size = 0x00001000;
183 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Morgan Tsai1602dd52007-10-29 21:00:14 +0000184}
185
186/**
187 * @brief Enable resources for children devices
188 *
189 * @param dev the device whos children's resources are to be enabled
190 *
191 * This function is call by the global enable_resources() indirectly via the
192 * device_operation::enable_resources() method of devices.
193 *
194 * Indirect mutual recursion:
195 * enable_childrens_resources() -> enable_resources()
196 * enable_resources() -> device_operation::enable_resources()
197 * device_operation::enable_resources() -> enable_children_resources()
198 */
199static void sis966_lpc_enable_childrens_resources(device_t dev)
200{
201 unsigned link;
202 uint32_t reg, reg_var[4];
203 int i;
204 int var_num = 0;
205
206 reg = pci_read_config32(dev, 0xa0);
207
208 for (link = 0; link < dev->links; link++) {
209 device_t child;
210 for (child = dev->link[link].children; child; child = child->sibling) {
211 enable_resources(child);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000212 if(child->enabled && (child->path.type == DEVICE_PATH_PNP)) {
Morgan Tsai1602dd52007-10-29 21:00:14 +0000213 for(i=0;i<child->resources;i++) {
214 struct resource *res;
215 unsigned long base, end; // don't need long long
216 res = &child->resource[i];
217 if(!(res->flags & IORESOURCE_IO)) continue;
218 base = res->base;
219 end = resource_end(res);
Myles Watson08e0fb82010-03-22 16:33:25 +0000220 printk(BIOS_DEBUG, "sis966 lpc decode:%s, base=0x%08lx, end=0x%08lx\n",dev_path(child),base, end);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000221 switch(base) {
222 case 0x3f8: // COM1
223 reg |= (1<<0); break;
224 case 0x2f8: // COM2
225 reg |= (1<<1); break;
226 case 0x378: // Parallal 1
227 reg |= (1<<24); break;
228 case 0x3f0: // FD0
229 reg |= (1<<20); break;
230 case 0x220: // Aduio 0
231 reg |= (1<<8); break;
232 case 0x300: // Midi 0
233 reg |= (1<<12); break;
234 }
235 if( (base == 0x290) || (base >= 0x400)) {
236 if(var_num>=4) continue; // only 4 var ; compact them ?
237 reg |= (1<<(28+var_num));
238 reg_var[var_num++] = (base & 0xffff)|((end & 0xffff)<<16);
239 }
240 }
241 }
242 }
243 }
244 pci_write_config32(dev, 0xa0, reg);
245 for(i=0;i<var_num;i++) {
246 pci_write_config32(dev, 0xa8 + i*4, reg_var[i]);
247 }
248
249
250}
251
252static void sis966_lpc_enable_resources(device_t dev)
253{
254 pci_dev_enable_resources(dev);
255 sis966_lpc_enable_childrens_resources(dev);
256}
257
258static void lpci_set_subsystem(device_t dev, unsigned vendor, unsigned device)
259{
260 pci_write_config32(dev, 0x40,
261 ((device & 0xffff) << 16) | (vendor & 0xffff));
262}
263
264static struct pci_operations lops_pci = {
265 .set_subsystem = lpci_set_subsystem,
266};
267
268static struct device_operations lpc_ops = {
269 .read_resources = sis966_lpc_read_resources,
270 .set_resources = pci_dev_set_resources,
271 .enable_resources = sis966_lpc_enable_resources,
272 .init = lpc_init,
273 .scan_bus = scan_static_bus,
274// .enable = sis966_enable,
275 .ops_pci = &lops_pci,
276};
Stefan Reinauereea66b72010-04-07 15:32:52 +0000277
Stefan Reinauer83b52e72007-10-30 02:17:49 +0000278static const struct pci_driver lpc_driver __pci_driver = {
Morgan Tsai1602dd52007-10-29 21:00:14 +0000279 .ops = &lpc_ops,
280 .vendor = PCI_VENDOR_ID_SIS,
281 .device = PCI_DEVICE_ID_SIS_SIS966_LPC,
282};
283
Stefan Reinauer14e22772010-04-27 06:56:47 +0000284#ifdef SLAVE_INIT // No device?
Morgan Tsai1602dd52007-10-29 21:00:14 +0000285static struct device_operations lpc_slave_ops = {
286 .read_resources = sis966_lpc_read_resources,
287 .set_resources = pci_dev_set_resources,
288 .enable_resources = pci_dev_enable_resources,
289 .init = lpc_slave_init,
290// .enable = sis966_enable,
291 .ops_pci = &lops_pci,
292};
Stefan Reinauereea66b72010-04-07 15:32:52 +0000293#endif