Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
| 4 | * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU General Public License as |
| 8 | * published by the Free Software Foundation; either version 2 of |
| 9 | * the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | */ |
| 16 | |
| 17 | #include <stdint.h> |
| 18 | #include <arch/io.h> |
| 19 | #include <arch/cpu.h> |
| 20 | #include <console/console.h> |
| 21 | #include <commonlib/helpers.h> |
| 22 | #include <delay.h> |
Martin Roth | cbe3892 | 2016-01-05 19:40:41 -0700 | [diff] [blame] | 23 | #include "iomap.h" |
| 24 | #include "x4x.h" |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 25 | |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 26 | #define ME_UMA_SIZEMB 0 |
| 27 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 28 | static inline void barrier(void) |
| 29 | { |
| 30 | asm volatile("mfence":::); |
| 31 | } |
| 32 | |
| 33 | static u32 fsb2mhz(u32 speed) |
| 34 | { |
| 35 | return (speed * 267) + 800; |
| 36 | } |
| 37 | |
| 38 | static u32 ddr2mhz(u32 speed) |
| 39 | { |
| 40 | static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 }; |
| 41 | |
| 42 | if (speed >= ARRAY_SIZE(mhz)) |
| 43 | return 0; |
| 44 | |
| 45 | return mhz[speed]; |
| 46 | } |
| 47 | |
Damien Zammit | d63115d | 2016-01-22 19:11:44 +1100 | [diff] [blame] | 48 | /* Find MSB bitfield location using bit scan reverse instruction */ |
| 49 | static u8 msbpos(u32 val) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 50 | { |
Damien Zammit | d63115d | 2016-01-22 19:11:44 +1100 | [diff] [blame] | 51 | u32 pos; |
| 52 | |
| 53 | if (val == 0) { |
| 54 | printk(BIOS_WARNING, "WARNING: Input to BSR is zero\n"); |
| 55 | return 0; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 56 | } |
Damien Zammit | d63115d | 2016-01-22 19:11:44 +1100 | [diff] [blame] | 57 | |
| 58 | asm ("bsrl %1, %0" |
| 59 | :"=r"(pos) |
| 60 | :"r"(val) |
| 61 | ); |
| 62 | |
| 63 | return (u8)(pos & 0xff); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 64 | } |
| 65 | |
| 66 | static void sdram_detect_smallest_params2(struct sysinfo *s) |
| 67 | { |
| 68 | u16 mult[6] = { |
| 69 | 5000, // 400 |
| 70 | 3750, // 533 |
| 71 | 3000, // 667 |
| 72 | 2500, // 800 |
| 73 | 1875, // 1066 |
| 74 | 1500, // 1333 |
| 75 | }; |
| 76 | |
| 77 | u8 i; |
| 78 | u32 tmp; |
| 79 | u32 maxtras = 0; |
| 80 | u32 maxtrp = 0; |
| 81 | u32 maxtrcd = 0; |
| 82 | u32 maxtwr = 0; |
| 83 | u32 maxtrfc = 0; |
| 84 | u32 maxtwtr = 0; |
| 85 | u32 maxtrrd = 0; |
| 86 | u32 maxtrtp = 0; |
| 87 | |
| 88 | FOR_EACH_POPULATED_DIMM(s->dimms, i) { |
| 89 | maxtras = MAX(maxtras, s->dimms[i].spd_data[30] * 1000); |
| 90 | maxtrp = MAX(maxtrp, (s->dimms[i].spd_data[27] * 1000) >> 2); |
| 91 | maxtrcd = MAX(maxtrcd, (s->dimms[i].spd_data[29] * 1000) >> 2); |
| 92 | maxtwr = MAX(maxtwr, (s->dimms[i].spd_data[36] * 1000) >> 2); |
| 93 | maxtrfc = MAX(maxtrfc, s->dimms[i].spd_data[42] * 1000 + |
| 94 | (s->dimms[i].spd_data[40] & 0xf)); |
| 95 | maxtwtr = MAX(maxtwtr, (s->dimms[i].spd_data[37] * 1000) >> 2); |
| 96 | maxtrrd = MAX(maxtrrd, (s->dimms[i].spd_data[28] * 1000) >> 2); |
| 97 | maxtrtp = MAX(maxtrtp, (s->dimms[i].spd_data[38] * 1000) >> 2); |
| 98 | } |
| 99 | for (i = 9; i < 24; i++) { |
| 100 | tmp = mult[s->selected_timings.mem_clk] * i; |
| 101 | if (tmp >= maxtras) { |
| 102 | s->selected_timings.tRAS = i; |
| 103 | break; |
| 104 | } |
| 105 | } |
| 106 | for (i = 3; i < 10; i++) { |
| 107 | tmp = mult[s->selected_timings.mem_clk] * i; |
| 108 | if (tmp >= maxtrp) { |
| 109 | s->selected_timings.tRP = i; |
| 110 | break; |
| 111 | } |
| 112 | } |
| 113 | for (i = 3; i < 10; i++) { |
| 114 | tmp = mult[s->selected_timings.mem_clk] * i; |
| 115 | if (tmp >= maxtrcd) { |
| 116 | s->selected_timings.tRCD = i; |
| 117 | break; |
| 118 | } |
| 119 | } |
| 120 | for (i = 3; i < 15; i++) { |
| 121 | tmp = mult[s->selected_timings.mem_clk] * i; |
| 122 | if (tmp >= maxtwr) { |
| 123 | s->selected_timings.tWR = i; |
| 124 | break; |
| 125 | } |
| 126 | } |
| 127 | for (i = 15; i < 78; i++) { |
| 128 | tmp = mult[s->selected_timings.mem_clk] * i; |
| 129 | if (tmp >= maxtrfc) { |
| 130 | s->selected_timings.tRFC = ((i + 16) & 0xfe) - 15; |
| 131 | break; |
| 132 | } |
| 133 | } |
| 134 | for (i = 4; i < 15; i++) { |
| 135 | tmp = mult[s->selected_timings.mem_clk] * i; |
| 136 | if (tmp >= maxtwtr) { |
| 137 | s->selected_timings.tWTR = i; |
| 138 | break; |
| 139 | } |
| 140 | } |
| 141 | for (i = 2; i < 15; i++) { |
| 142 | tmp = mult[s->selected_timings.mem_clk] * i; |
| 143 | if (tmp >= maxtrrd) { |
| 144 | s->selected_timings.tRRD = i; |
| 145 | break; |
| 146 | } |
| 147 | } |
| 148 | for (i = 4; i < 15; i++) { |
| 149 | tmp = mult[s->selected_timings.mem_clk] * i; |
| 150 | if (tmp >= maxtrtp) { |
| 151 | s->selected_timings.tRTP = i; |
| 152 | break; |
| 153 | } |
| 154 | } |
| 155 | |
| 156 | s->selected_timings.fsb_clk = s->max_fsb; |
| 157 | |
| 158 | printk(BIOS_DEBUG, "Selected timings:\n"); |
| 159 | printk(BIOS_DEBUG, "\tFSB: %dMHz\n", fsb2mhz(s->selected_timings.fsb_clk)); |
| 160 | printk(BIOS_DEBUG, "\tDDR: %dMHz\n", ddr2mhz(s->selected_timings.mem_clk)); |
| 161 | |
| 162 | printk(BIOS_DEBUG, "\tCAS: %d\n", s->selected_timings.CAS); |
| 163 | printk(BIOS_DEBUG, "\ttRAS: %d\n", s->selected_timings.tRAS); |
| 164 | printk(BIOS_DEBUG, "\ttRP: %d\n", s->selected_timings.tRP); |
| 165 | printk(BIOS_DEBUG, "\ttRCD: %d\n", s->selected_timings.tRCD); |
| 166 | printk(BIOS_DEBUG, "\ttWR: %d\n", s->selected_timings.tWR); |
| 167 | printk(BIOS_DEBUG, "\ttRFC: %d\n", s->selected_timings.tRFC); |
| 168 | printk(BIOS_DEBUG, "\ttWTR: %d\n", s->selected_timings.tWTR); |
| 169 | printk(BIOS_DEBUG, "\ttRRD: %d\n", s->selected_timings.tRRD); |
| 170 | printk(BIOS_DEBUG, "\ttRTP: %d\n", s->selected_timings.tRTP); |
| 171 | } |
| 172 | |
| 173 | static void clkcross_ddr2(struct sysinfo *s) |
| 174 | { |
| 175 | u8 i, j; |
| 176 | MCHBAR16(0xc1c) = MCHBAR16(0xc1c) | (1 << 15); |
| 177 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 178 | static const u32 clkxtab[6][3][13] = { |
Arthur Heymans | 8a3514d | 2016-10-27 23:56:08 +0200 | [diff] [blame] | 179 | /* MEMCLK 400 N/A */ |
| 180 | {{}, {}, {} }, |
| 181 | /* MEMCLK 533 N/A */ |
| 182 | {{}, {}, {} }, |
| 183 | /* MEMCLK 667 |
| 184 | * FSB 800 */ |
| 185 | {{0x1f1f1f1f, 0x1a07070b, 0x00000000, 0x10000000, |
| 186 | 0x20010208, 0x04080000, 0x10010002, 0x00000000, |
| 187 | 0x00000000, 0x02000000, 0x04000100, 0x08000000, |
| 188 | 0x10200204}, |
| 189 | /* FSB 1067 */ |
| 190 | {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000, |
| 191 | 0x80020410, 0x02040008, 0x10000100, 0x00000000, |
| 192 | 0x00000000, 0x04000000, 0x08000102, 0x20000000, |
| 193 | 0x40010208}, |
| 194 | /* FSB 1333 */ |
| 195 | {0x05050303, 0xffffffff, 0xffff0000, 0x00000000, |
| 196 | 0x08020000, 0x00000000, 0x00020001, 0x00000000, |
| 197 | 0x00000000, 0x00000000, 0x08010204, 0x00000000, |
| 198 | 0x04010000} }, |
| 199 | /* MEMCLK 800 |
| 200 | * FSB 800 */ |
| 201 | {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000, |
| 202 | 0x08010204, 0x00000000, 0x08010204, 0x0000000, |
| 203 | 0x00000000, 0x00000000, 0x00020001, 0x0000000, |
| 204 | 0x04080102}, |
| 205 | /* FSB 1067 */ |
| 206 | {0x07070707, 0x06030303, 0x00000000, 0x00000000, |
| 207 | 0x08010200, 0x00000000, 0x04000102, 0x00000000, |
| 208 | 0x00000000, 0x00000000, 0x00020001, 0x00000000, |
| 209 | 0x02040801}, |
| 210 | /* FSB 1333 */ |
| 211 | {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000, |
| 212 | 0x10020400, 0x02000000, 0x00040100, 0x00000000, |
| 213 | 0x00000000, 0x04080000, 0x00100102, 0x00000000, |
| 214 | 0x08100200} }, |
| 215 | /* MEMCLK 1067 */ |
| 216 | {{}, |
| 217 | /* FSB 1067 */ |
| 218 | {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000, |
| 219 | 0x04080102, 0x00000000, 0x08010204, 0x00000000, |
| 220 | 0x00000000, 0x00000000, 0x00020001, 0x00000000, |
| 221 | 0x02040801}, |
| 222 | /* FSB 1333 */ |
| 223 | {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000, |
| 224 | 0x08010204, 0x04000000, 0x00080102, 0x00000000, |
| 225 | 0x00000000, 0x02000408, 0x00100001, 0x00000000, |
| 226 | 0x04080102} }, |
| 227 | /* MEMCLK 1333 */ |
| 228 | {{}, {}, |
| 229 | /* FSB 1333 */ |
| 230 | {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000, |
| 231 | 0x04080102, 0x00000000, 0x04080102, 0x00000000, |
| 232 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, |
| 233 | 0x02040801} } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 234 | }; |
| 235 | |
| 236 | i = (u8)s->selected_timings.mem_clk; |
| 237 | j = (u8)s->selected_timings.fsb_clk; |
| 238 | |
| 239 | MCHBAR32(0xc04) = clkxtab[i][j][0]; |
| 240 | MCHBAR32(0xc50) = clkxtab[i][j][1]; |
| 241 | MCHBAR32(0xc54) = clkxtab[i][j][2]; |
| 242 | MCHBAR8(0xc08) = MCHBAR8(0xc08) | (1 << 7); |
| 243 | MCHBAR32(0x6d8) = clkxtab[i][j][3]; |
| 244 | MCHBAR32(0x6e0) = clkxtab[i][j][3]; |
| 245 | MCHBAR32(0x6dc) = clkxtab[i][j][4]; |
| 246 | MCHBAR32(0x6e4) = clkxtab[i][j][4]; |
| 247 | MCHBAR32(0x6e8) = clkxtab[i][j][5]; |
| 248 | MCHBAR32(0x6f0) = clkxtab[i][j][5]; |
| 249 | MCHBAR32(0x6ec) = clkxtab[i][j][6]; |
| 250 | MCHBAR32(0x6f4) = clkxtab[i][j][6]; |
| 251 | MCHBAR32(0x6f8) = clkxtab[i][j][7]; |
| 252 | MCHBAR32(0x6fc) = clkxtab[i][j][8]; |
| 253 | MCHBAR32(0x708) = clkxtab[i][j][11]; |
| 254 | MCHBAR32(0x70c) = clkxtab[i][j][12]; |
| 255 | } |
| 256 | |
| 257 | static void checkreset_ddr2(struct sysinfo *s) |
| 258 | { |
| 259 | u8 pmcon2; |
| 260 | u8 reset = 0; |
| 261 | |
| 262 | pmcon2 = pci_read_config8(PCI_DEV(0, 0x1f, 0), 0xa2); |
| 263 | if (!(pmcon2 & 0x80)) { |
| 264 | pmcon2 |= 0x80; |
| 265 | pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xa2, pmcon2); |
| 266 | reset = 1; |
| 267 | |
| 268 | /* do magic 0xf0 thing. */ |
| 269 | u8 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0); |
| 270 | pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~(1 << 2)); |
| 271 | reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0); |
| 272 | pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | (1 << 2)); |
| 273 | } |
| 274 | if (reset) { |
| 275 | printk(BIOS_DEBUG, "Reset...\n"); |
| 276 | outb(0xe, 0xcf9); |
| 277 | asm ("hlt"); |
| 278 | } |
| 279 | pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xa2, pmcon2 | 0x80); |
| 280 | } |
| 281 | |
| 282 | static void setioclk_ddr2(struct sysinfo *s) |
| 283 | { |
| 284 | MCHBAR32(0x1bc) = 0x08060402; |
| 285 | MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x200; |
| 286 | MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x100; |
| 287 | MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x20; |
| 288 | MCHBAR16(0x1c0) = MCHBAR16(0x1c0) & ~1; |
| 289 | switch (s->selected_timings.mem_clk) { |
| 290 | default: |
| 291 | case MEM_CLOCK_800MHz: |
| 292 | case MEM_CLOCK_1066MHz: |
| 293 | MCHBAR8(0x5d9) = (MCHBAR8(0x5d9) & ~0x2) | 0x2; |
| 294 | MCHBAR8(0x9d9) = (MCHBAR8(0x9d9) & ~0x2) | 0x2; |
| 295 | MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xc0; |
| 296 | MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xe0; |
| 297 | MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xa0; |
| 298 | break; |
| 299 | case MEM_CLOCK_667MHz: |
| 300 | case MEM_CLOCK_1333MHz: |
| 301 | MCHBAR8(0x5d9) = MCHBAR8(0x5d9) & ~0x2; |
| 302 | MCHBAR8(0x9d9) = MCHBAR8(0x9d9) & ~0x2; |
| 303 | MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0x40; |
| 304 | break; |
| 305 | } |
| 306 | MCHBAR32(0x594) = MCHBAR32(0x594) | (1 << 31); |
| 307 | MCHBAR32(0x994) = MCHBAR32(0x994) | (1 << 31); |
| 308 | } |
| 309 | |
| 310 | static void launch_ddr2(struct sysinfo *s) |
| 311 | { |
| 312 | u8 i; |
| 313 | u32 launch1 = 0x58001117; |
| 314 | u32 launch2 = 0; |
| 315 | u32 launch3 = 0; |
| 316 | |
| 317 | if (s->selected_timings.CAS == 5) { |
| 318 | launch2 = 0x00220201; |
Damien Zammit | 7c2e539 | 2016-07-24 03:28:42 +1000 | [diff] [blame] | 319 | } else if (s->selected_timings.CAS == 6) { |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 320 | launch2 = 0x00230302; |
| 321 | } else { |
Damien Zammit | 7c2e539 | 2016-07-24 03:28:42 +1000 | [diff] [blame] | 322 | die("Unsupported CAS\n"); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 323 | } |
| 324 | |
| 325 | FOR_EACH_POPULATED_CHANNEL(s->dimms, i) { |
| 326 | MCHBAR32(0x400*i + 0x220) = launch1; |
| 327 | MCHBAR32(0x400*i + 0x224) = launch2; |
| 328 | MCHBAR32(0x400*i + 0x21c) = launch3; |
| 329 | MCHBAR32(0x400*i + 0x248) = MCHBAR32(0x400*i + 0x248) | (1 << 23); |
| 330 | } |
| 331 | |
| 332 | MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0x58000000) | 0x48000000; |
| 333 | MCHBAR32(0x2c0) = MCHBAR32(0x2c0) | 0x1e0; |
| 334 | MCHBAR32(0x2c4) = (MCHBAR32(0x2c4) & ~0xf) | 0xc; |
| 335 | } |
| 336 | |
| 337 | static void clkset0(u8 ch, u8 setting[5]) |
| 338 | { |
| 339 | MCHBAR16(0x400*ch + 0x5a0) = (MCHBAR16(0x400*ch + 0x5a0) & ~0xc440) | |
| 340 | (setting[4] << 14) | |
| 341 | (setting[3] << 6) | |
| 342 | (setting[2] << 10); |
| 343 | MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0x70) | |
| 344 | (setting[1] << 4); |
| 345 | MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0xf) | |
| 346 | setting[0]; |
| 347 | } |
| 348 | |
| 349 | static void clkset1(u8 ch, u8 setting[5]) |
| 350 | { |
| 351 | MCHBAR32(0x400*ch + 0x5a0) = (MCHBAR32(0x400*ch + 0x5a0) & ~0x30880) | |
| 352 | (setting[4] << 16) | |
| 353 | (setting[3] << 7) | |
| 354 | (setting[2] << 11); |
| 355 | MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0x70) | |
| 356 | (setting[1] << 4); |
| 357 | MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0xf) | |
| 358 | setting[0]; |
| 359 | } |
| 360 | |
| 361 | static void ctrlset0(u8 ch, u8 setting[5]) |
| 362 | { |
| 363 | MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x3300000) | |
| 364 | (setting[4] << 24) | |
| 365 | (setting[3] << 20) | |
| 366 | (setting[2] << 21); |
| 367 | MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0x70) | |
| 368 | (setting[1] << 4); |
| 369 | MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0xf) | |
| 370 | setting[0]; |
| 371 | } |
| 372 | |
| 373 | static void ctrlset1(u8 ch, u8 setting[5]) |
| 374 | { |
| 375 | MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x18c00000) | |
| 376 | (setting[4] << 27) | |
| 377 | (setting[3] << 22) | |
| 378 | (setting[2] << 23); |
| 379 | MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0x70) | |
| 380 | (setting[1] << 4); |
| 381 | MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0xf) | |
| 382 | setting[0]; |
| 383 | } |
| 384 | |
| 385 | static void ctrlset2(u8 ch, u8 setting[5]) |
| 386 | { |
| 387 | MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) | |
| 388 | (setting[4] << 14) | |
| 389 | (setting[3] << 12) | |
| 390 | (setting[2] << 13); |
| 391 | MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0x70) | |
| 392 | (setting[1] << 4); |
| 393 | MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0xf) | |
| 394 | setting[0]; |
| 395 | } |
| 396 | |
| 397 | static void ctrlset3(u8 ch, u8 setting[5]) |
| 398 | { |
| 399 | MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) | |
| 400 | (setting[4] << 10) | |
| 401 | (setting[3] << 8) | |
| 402 | (setting[2] << 9); |
| 403 | MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0x70) | |
| 404 | (setting[1] << 4); |
| 405 | MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0xf) | |
| 406 | setting[0]; |
| 407 | } |
| 408 | |
| 409 | static void cmdset(u8 ch, u8 setting[5]) |
| 410 | { |
| 411 | MCHBAR8(0x400*ch + 0x598) = (MCHBAR8(0x400*ch + 0x598) & ~0x30) | |
| 412 | (setting[4] << 4); |
| 413 | MCHBAR8(0x400*ch + 0x594) = (MCHBAR8(0x400*ch + 0x594) & ~0x60) | |
| 414 | (setting[3] << 5) | |
| 415 | (setting[2] << 6); |
| 416 | MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0x70) | |
| 417 | (setting[1] << 4); |
| 418 | MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0xf) | |
| 419 | setting[0]; |
| 420 | } |
| 421 | |
| 422 | static void dqsset(u8 ch, u8 lane, u8 setting[5]) |
| 423 | { |
| 424 | MCHBAR32(0x400*ch + 0x5fc) = MCHBAR32(0x400*ch + 0x5fc) & ~(2 << (lane*4)); |
| 425 | |
| 426 | MCHBAR32(0x400*ch + 0x5b4) = (MCHBAR32(0x400*ch + 0x5b4) & ~(0x201 << lane)) | |
| 427 | (setting[2] << (9 + lane)) | |
| 428 | (setting[3] << lane); |
| 429 | MCHBAR32(0x400*ch + 0x5b8) = (MCHBAR32(0x400*ch + 0x5b8) & ~(0x201 << lane)) | |
| 430 | (setting[2] << (9 + lane)) | |
| 431 | (setting[3] << lane); |
| 432 | MCHBAR32(0x400*ch + 0x5bc) = (MCHBAR32(0x400*ch + 0x5bc) & ~(0x201 << lane)) | |
| 433 | (setting[2] << (9 + lane)) | |
| 434 | (setting[3] << lane); |
| 435 | MCHBAR32(0x400*ch + 0x5c0) = (MCHBAR32(0x400*ch + 0x5c0) & ~(0x201 << lane)) | |
| 436 | (setting[2] << (9 + lane)) | |
| 437 | (setting[3] << lane); |
| 438 | |
| 439 | MCHBAR32(0x400*ch + 0x5c8) = (MCHBAR32(0x400*ch + 0x5c8) & ~(0x3 << (16+lane*2))) | |
| 440 | (setting[4] << (16+lane*2)); |
| 441 | MCHBAR32(0x400*ch + 0x5cc) = (MCHBAR32(0x400*ch + 0x5cc) & ~(0x3 << (16+lane*2))) | |
| 442 | (setting[4] << (16+lane*2)); |
| 443 | MCHBAR32(0x400*ch + 0x5d0) = (MCHBAR32(0x400*ch + 0x5d0) & ~(0x3 << (16+lane*2))) | |
| 444 | (setting[4] << (16+lane*2)); |
| 445 | MCHBAR32(0x400*ch + 0x5d4) = (MCHBAR32(0x400*ch + 0x5d4) & ~(0x3 << (16+lane*2))) | |
| 446 | (setting[4] << (16+lane*2)); |
| 447 | |
| 448 | MCHBAR8(0x400*ch + 0x520 + lane*4) = (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0x70) | |
| 449 | (setting[1] << 4); |
| 450 | MCHBAR8(0x400*ch + 0x520 + lane*4) = (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0xf) | |
| 451 | setting[0]; |
| 452 | MCHBAR8(0x400*ch + 0x521 + lane*4) = (MCHBAR8(0x400*ch + 0x521 + lane*4) & ~0x70) | |
| 453 | (setting[1] << 4); |
| 454 | MCHBAR8(0x400*ch + 0x521 + lane*4) = (MCHBAR8(0x400*ch + 0x521 + lane*4) & ~0xf) | |
| 455 | setting[0]; |
| 456 | MCHBAR8(0x400*ch + 0x522 + lane*4) = (MCHBAR8(0x400*ch + 0x522 + lane*4) & ~0x70) | |
| 457 | (setting[1] << 4); |
| 458 | MCHBAR8(0x400*ch + 0x522 + lane*4) = (MCHBAR8(0x400*ch + 0x522 + lane*4) & ~0xf) | |
| 459 | setting[0]; |
| 460 | MCHBAR8(0x400*ch + 0x523 + lane*4) = (MCHBAR8(0x400*ch + 0x523 + lane*4) & ~0x70) | |
| 461 | (setting[1] << 4); |
| 462 | MCHBAR8(0x400*ch + 0x523 + lane*4) = (MCHBAR8(0x400*ch + 0x523 + lane*4) & ~0xf) | |
| 463 | setting[0]; |
| 464 | } |
| 465 | |
| 466 | static void dqset(u8 ch, u8 lane, u8 setting[5]) |
| 467 | { |
| 468 | MCHBAR32(0x400*ch + 0x5fc) = MCHBAR32(0x400*ch + 0x5fc) & ~(1 << (lane*4)); |
| 469 | |
| 470 | MCHBAR32(0x400*ch + 0x5a4) = (MCHBAR32(0x400*ch + 0x5a4) & ~(0x201 << lane)) | |
| 471 | (setting[2] << (9+lane)) | |
| 472 | (setting[3] << lane); |
| 473 | MCHBAR32(0x400*ch + 0x5a8) = (MCHBAR32(0x400*ch + 0x5a8) & ~(0x201 << lane)) | |
| 474 | (setting[2] << (9+lane)) | |
| 475 | (setting[3] << lane); |
| 476 | MCHBAR32(0x400*ch + 0x5ac) = (MCHBAR32(0x400*ch + 0x5ac) & ~(0x201 << lane)) | |
| 477 | (setting[2] << (9+lane)) | |
| 478 | (setting[3] << lane); |
| 479 | MCHBAR32(0x400*ch + 0x5b0) = (MCHBAR32(0x400*ch + 0x5b0) & ~(0x201 << lane)) | |
| 480 | (setting[2] << (9+lane)) | |
| 481 | (setting[3] << lane); |
| 482 | |
| 483 | MCHBAR32(0x400*ch + 0x5c8) = (MCHBAR32(0x400*ch + 0x5c8) & ~(0x3 << (lane*2))) | |
| 484 | (setting[4] << (2*lane)); |
| 485 | MCHBAR32(0x400*ch + 0x5cc) = (MCHBAR32(0x400*ch + 0x5cc) & ~(0x3 << (lane*2))) | |
| 486 | (setting[4] << (2*lane)); |
| 487 | MCHBAR32(0x400*ch + 0x5d0) = (MCHBAR32(0x400*ch + 0x5d0) & ~(0x3 << (lane*2))) | |
| 488 | (setting[4] << (2*lane)); |
| 489 | MCHBAR32(0x400*ch + 0x5d4) = (MCHBAR32(0x400*ch + 0x5d4) & ~(0x3 << (lane*2))) | |
| 490 | (setting[4] << (2*lane)); |
| 491 | |
| 492 | MCHBAR8(0x400*ch + 0x500 + lane*4) = (MCHBAR8(0x400*ch + 0x500 + lane*4) & ~0x70) | |
| 493 | (setting[1] << 4); |
| 494 | MCHBAR8(0x400*ch + 0x500 + lane*4) = (MCHBAR8(0x400*ch + 0x500 + lane*4) & ~0xf) | |
| 495 | setting[0]; |
| 496 | MCHBAR8(0x400*ch + 0x501 + lane*4) = (MCHBAR8(0x400*ch + 0x501 + lane*4) & ~0x70) | |
| 497 | (setting[1] << 4); |
| 498 | MCHBAR8(0x400*ch + 0x501 + lane*4) = (MCHBAR8(0x400*ch + 0x501 + lane*4) & ~0xf) | |
| 499 | setting[0]; |
| 500 | MCHBAR8(0x400*ch + 0x502 + lane*4) = (MCHBAR8(0x400*ch + 0x502 + lane*4) & ~0x70) | |
| 501 | (setting[1] << 4); |
| 502 | MCHBAR8(0x400*ch + 0x502 + lane*4) = (MCHBAR8(0x400*ch + 0x502 + lane*4) & ~0xf) | |
| 503 | setting[0]; |
| 504 | MCHBAR8(0x400*ch + 0x503 + lane*4) = (MCHBAR8(0x400*ch + 0x503 + lane*4) & ~0x70) | |
| 505 | (setting[1] << 4); |
| 506 | MCHBAR8(0x400*ch + 0x503 + lane*4) = (MCHBAR8(0x400*ch + 0x503 + lane*4) & ~0xf) | |
| 507 | setting[0]; |
| 508 | } |
| 509 | |
| 510 | static void timings_ddr2(struct sysinfo *s) |
| 511 | { |
| 512 | u8 i; |
| 513 | u8 twl, ta1, ta2, ta3, ta4; |
| 514 | u8 reg8; |
| 515 | u8 flag1 = 0; |
| 516 | u8 flag2 = 0; |
| 517 | u16 reg16; |
| 518 | u32 reg32; |
| 519 | u16 ddr, fsb; |
| 520 | u8 trpmod = 0; |
| 521 | u8 bankmod = 1; |
| 522 | u8 pagemod = 0; |
| 523 | |
| 524 | u16 fsb2ps[3] = { |
| 525 | 5000, // 800 |
| 526 | 3750, // 1067 |
| 527 | 3000 // 1333 |
| 528 | }; |
| 529 | |
| 530 | u16 ddr2ps[6] = { |
| 531 | 5000, // 400 |
| 532 | 3750, // 533 |
| 533 | 3000, // 667 |
| 534 | 2500, // 800 |
| 535 | 1875, // 1067 |
| 536 | 1500 // 1333 |
| 537 | }; |
| 538 | |
| 539 | u16 lut1[6] = { |
| 540 | 0, |
| 541 | 0, |
| 542 | 2600, |
| 543 | 3120, |
| 544 | 4171, |
| 545 | 5200 |
| 546 | }; |
| 547 | |
| 548 | ta1 = 6; |
| 549 | ta2 = 6; |
| 550 | ta3 = 5; |
| 551 | ta4 = 8; |
| 552 | |
| 553 | twl = s->selected_timings.CAS - 1; |
| 554 | |
| 555 | FOR_EACH_POPULATED_DIMM(s->dimms, i) { |
| 556 | if (s->dimms[i].banks == 1) { // 8 banks |
| 557 | trpmod = 1; |
| 558 | bankmod = 0; |
| 559 | } |
| 560 | if (s->dimms[i].page_size == 2048) { |
| 561 | pagemod = 1; |
| 562 | } |
| 563 | } |
| 564 | |
| 565 | FOR_EACH_POPULATED_CHANNEL(s->dimms, i) { |
| 566 | MCHBAR8(0x400*i + 0x2f6) = MCHBAR8(0x400*i + 0x2f6) | 0x3; |
| 567 | MCHBAR8(0x400*i + 0x228) = (MCHBAR8(0x400*i + 0x228) & ~0x7) | 0x2; |
| 568 | MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf0) | (twl << 4); |
| 569 | MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf) | |
| 570 | s->selected_timings.CAS; |
| 571 | MCHBAR16(0x400*i + 0x265) = (MCHBAR16(0x400*i + 0x265) & ~0x3f00) | |
| 572 | ((s->selected_timings.CAS + 9) << 8); |
| 573 | |
| 574 | reg16 = (s->selected_timings.tRAS << 11) | |
| 575 | ((twl + 4 + s->selected_timings.tWR) << 6) | |
| 576 | ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1; |
| 577 | MCHBAR16(0x400*i + 0x250) = reg16; |
| 578 | |
| 579 | reg32 = (bankmod << 21) | |
| 580 | (s->selected_timings.tRRD << 17) | |
| 581 | (s->selected_timings.tRP << 13) | |
| 582 | ((s->selected_timings.tRP + trpmod) << 9) | |
| 583 | s->selected_timings.tRFC; |
| 584 | reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1; |
| 585 | if (bankmod) { |
| 586 | switch (s->selected_timings.mem_clk) { |
| 587 | default: |
| 588 | case MEM_CLOCK_667MHz: |
| 589 | if (reg8) { |
| 590 | if (pagemod) { |
| 591 | reg32 |= 16 << 22; |
| 592 | } else { |
| 593 | reg32 |= 12 << 22; |
| 594 | } |
| 595 | } else { |
| 596 | if (pagemod) { |
| 597 | reg32 |= 18 << 22; |
| 598 | } else { |
| 599 | reg32 |= 14 << 22; |
| 600 | } |
| 601 | } |
| 602 | break; |
| 603 | case MEM_CLOCK_800MHz: |
| 604 | if (reg8) { |
| 605 | if (pagemod) { |
| 606 | reg32 |= 18 << 22; |
| 607 | } else { |
| 608 | reg32 |= 14 << 22; |
| 609 | } |
| 610 | } else { |
| 611 | if (pagemod) { |
| 612 | reg32 |= 20 << 22; |
| 613 | } else { |
| 614 | reg32 |= 16 << 22; |
| 615 | } |
| 616 | } |
| 617 | break; |
| 618 | } |
| 619 | } |
| 620 | MCHBAR32(0x400*i + 0x252) = reg32; |
| 621 | |
| 622 | MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) | |
| 623 | (0x4 << 8) | (ta2 << 4) | ta4; |
| 624 | |
| 625 | MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) | |
| 626 | ((twl + 4 + s->selected_timings.tWTR) << 12) | |
| 627 | (ta3 << 8) | (4 << 4) | ta1; |
| 628 | |
| 629 | MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) | |
| 630 | s->selected_timings.tRFC; |
| 631 | |
| 632 | MCHBAR16(0x400*i + 0x260) = (MCHBAR16(0x400*i + 0x260) & ~0x3fe) | (100 << 1); |
| 633 | MCHBAR8(0x400*i + 0x264) = 0xff; |
| 634 | MCHBAR8(0x400*i + 0x25d) = (MCHBAR8(0x400*i + 0x25d) & ~0x3f) | |
| 635 | s->selected_timings.tRAS; |
| 636 | MCHBAR16(0x400*i + 0x244) = 0x2310; |
| 637 | |
| 638 | switch (s->selected_timings.mem_clk) { |
| 639 | case MEM_CLOCK_667MHz: |
| 640 | reg8 = 0; |
| 641 | break; |
| 642 | default: |
| 643 | reg8 = 1; |
| 644 | break; |
| 645 | } |
| 646 | |
| 647 | MCHBAR8(0x400*i + 0x246) = (MCHBAR8(0x400*i + 0x246) & ~0x1f) | |
| 648 | (reg8 << 2) | 1; |
| 649 | |
| 650 | fsb = fsb2ps[s->selected_timings.fsb_clk]; |
| 651 | ddr = ddr2ps[s->selected_timings.mem_clk]; |
| 652 | reg32 = (u32)((s->selected_timings.CAS + 7 + reg8) * ddr); |
| 653 | reg32 = (u32)((reg32 / fsb) << 8); |
| 654 | reg32 |= 0x0e000000; |
| 655 | if ((fsb2mhz(s->selected_timings.fsb_clk) / |
| 656 | ddr2mhz(s->selected_timings.mem_clk)) > 2) { |
| 657 | reg32 |= 1 << 24; |
| 658 | } |
| 659 | MCHBAR32(0x400*i + 0x248) = (MCHBAR32(0x400*i + 0x248) & ~0x0f001f00) | |
| 660 | reg32; |
| 661 | |
| 662 | if (twl > 2) { |
| 663 | flag1 = 1; |
| 664 | } |
| 665 | if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz) { |
| 666 | flag2 = 1; |
| 667 | } |
| 668 | reg16 = (u8)(twl - 1 - flag1 - flag2); |
| 669 | reg16 |= reg16 << 4; |
| 670 | if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) { |
| 671 | if (reg16) { |
| 672 | reg16--; |
| 673 | } |
| 674 | } |
| 675 | reg16 |= flag1 << 8; |
| 676 | reg16 |= flag2 << 9; |
| 677 | MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x1ff) | reg16; |
| 678 | MCHBAR16(0x400*i + 0x25e) = 0x15a5; |
| 679 | MCHBAR32(0x400*i + 0x265) = MCHBAR32(0x400*i + 0x265) & ~0x1f; |
| 680 | MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0x000fffff) | |
| 681 | (0x3f << 14) | lut1[s->selected_timings.mem_clk]; |
| 682 | MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) | 1; |
| 683 | MCHBAR8(0x400*i + 0x24c) = MCHBAR8(0x400*i + 0x24c) & ~0x3; |
| 684 | |
| 685 | reg16 = 0; |
| 686 | switch (s->selected_timings.mem_clk) { |
| 687 | default: |
| 688 | case MEM_CLOCK_667MHz: |
| 689 | reg16 = 0x99; |
| 690 | break; |
| 691 | case MEM_CLOCK_800MHz: |
| 692 | if (s->selected_timings.CAS == 5) { |
| 693 | reg16 = 0x19a; |
| 694 | } else if (s->selected_timings.CAS == 6) { |
| 695 | reg16 = 0x9a; |
| 696 | } |
| 697 | break; |
| 698 | } |
| 699 | reg16 &= 0x7; |
| 700 | reg16 += twl + 9; |
| 701 | reg16 <<= 10; |
| 702 | MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x7c00) | reg16; |
| 703 | MCHBAR8(0x400*i + 0x267) = (MCHBAR8(0x400*i + 0x267) & ~0x3f) | 0x13; |
| 704 | MCHBAR8(0x400*i + 0x268) = (MCHBAR8(0x400*i + 0x268) & ~0xff) | 0x4a; |
| 705 | |
| 706 | reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2; |
| 707 | reg16 += 2 << 12; |
| 708 | reg16 |= (0x15 << 6) | 0x1f; |
| 709 | MCHBAR16(0x400*i + 0x26d) = (MCHBAR16(0x400*i + 0x26d) & ~0x7fff) | reg16; |
| 710 | |
| 711 | reg32 = (1 << 25) | (6 << 27); |
| 712 | MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0xfa300000) | reg32; |
| 713 | MCHBAR8(0x400*i + 0x271) = MCHBAR8(0x400*i + 0x271) & ~0x80; |
| 714 | MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) & ~0x6; |
| 715 | } // END EACH POPULATED CHANNEL |
| 716 | |
| 717 | reg16 = 0x1f << 5; |
| 718 | reg16 |= 0xe << 10; |
| 719 | MCHBAR16(0x125) = (MCHBAR16(0x125) & ~0x3fe0) | reg16; |
| 720 | MCHBAR16(0x127) = (MCHBAR16(0x127) & ~0x7ff) | 0x540; |
| 721 | MCHBAR8(0x129) = MCHBAR8(0x129) | 0x1f; |
| 722 | MCHBAR8(0x12c) = MCHBAR8(0x12c) | 0xa0; |
| 723 | MCHBAR32(0x241) = (MCHBAR32(0x241) & ~0x1ffff) | 0x11; |
| 724 | MCHBAR32(0x641) = (MCHBAR32(0x641) & ~0x1ffff) | 0x11; |
| 725 | MCHBAR8(0x246) = MCHBAR8(0x246) & ~0x10; |
| 726 | MCHBAR8(0x646) = MCHBAR8(0x646) & ~0x10; |
| 727 | MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f; |
| 728 | reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13); |
| 729 | MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf0) | (reg8 << 4); |
| 730 | reg8 = (u8)((MCHBAR32(0x258) & ~0x1e0000) >> 17); |
| 731 | MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf) | reg8; |
| 732 | MCHBAR8(0x12f) = 0x4c; |
| 733 | reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9); |
| 734 | MCHBAR32(0x6c0) = (MCHBAR32(0x6c0) & ~0xffffff00) | reg32; |
| 735 | MCHBAR8(0x6c4) = (MCHBAR8(0x6c4) & ~0x7) | 0x2; |
| 736 | } |
| 737 | |
| 738 | static void dll_ddr2(struct sysinfo *s) |
| 739 | { |
| 740 | u8 i, j, r, reg8, clk, async; |
| 741 | u16 reg16 = 0; |
| 742 | u32 reg32 = 0; |
| 743 | u8 lane; |
| 744 | |
| 745 | MCHBAR16(0x180) = (MCHBAR16(0x180) & ~0x7e06) | 0xc04; |
| 746 | MCHBAR16(0x182) = (MCHBAR16(0x182) & ~0x3ff) | 0xc8; |
| 747 | MCHBAR16(0x18a) = (MCHBAR16(0x18a) & ~0x1f1f) | 0x0f0f; |
| 748 | MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x8020) | 0x100; |
| 749 | MCHBAR8(0x194) = (MCHBAR8(0x194) & ~0x77) | 0x33; |
| 750 | switch (s->selected_timings.mem_clk) { |
| 751 | default: |
| 752 | case MEM_CLOCK_667MHz: |
| 753 | reg16 = (0xa << 9) | 0xa; |
| 754 | break; |
| 755 | case MEM_CLOCK_800MHz: |
| 756 | reg16 = (0x9 << 9) | 0x9; |
| 757 | break; |
| 758 | } |
| 759 | MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x1e0f) | reg16; |
| 760 | MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x2030) | 0x2010; |
| 761 | udelay(1); |
| 762 | MCHBAR16(0x198) = MCHBAR16(0x198) & ~0x100; |
| 763 | |
| 764 | MCHBAR16(0x1c8) = (MCHBAR16(0x1c8) & ~0x1f) | 0xd; |
| 765 | |
| 766 | udelay(1); |
| 767 | MCHBAR8(0x190) = MCHBAR8(0x190) & ~1; |
| 768 | udelay(1); // 533ns |
| 769 | MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x11554000; |
| 770 | udelay(1); |
| 771 | MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x1455; |
| 772 | udelay(1); |
| 773 | MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x1c; |
| 774 | MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x1c; |
| 775 | udelay(1); // 533ns |
| 776 | MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x3; |
| 777 | MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x3; |
| 778 | udelay(1); // 533ns |
| 779 | |
| 780 | // ME related |
| 781 | MCHBAR32(0x1a0) = (MCHBAR32(0x1a0) & ~0x7ffffff) | 0x551803; |
| 782 | |
| 783 | MCHBAR16(0x1b4) = MCHBAR16(0x1b4) & ~0x800; |
| 784 | MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 0xf0; |
| 785 | |
| 786 | FOR_EACH_CHANNEL(i) { |
| 787 | reg16 = 0; |
| 788 | MCHBAR16(0x400*i + 0x59c) = MCHBAR16(0x400*i + 0x59c) & ~0x3000; |
| 789 | |
| 790 | reg32 = 0; |
| 791 | FOR_EACH_RANK_IN_CHANNEL(r) if (!RANK_IS_POPULATED(s->dimms, i, r)) { |
| 792 | reg32 |= 0x111 << r; |
| 793 | } |
| 794 | MCHBAR32(0x400*i + 0x59c) = (MCHBAR32(0x400*i + 0x59c) & ~0xfff) | reg32; |
| 795 | MCHBAR8(0x400*i + 0x594) = MCHBAR8(0x400*i + 0x594) & ~1; |
| 796 | |
| 797 | if (!CHANNEL_IS_POPULATED(s->dimms, i)) { |
| 798 | printk(BIOS_DEBUG, "No dimms in channel %d\n", i); |
| 799 | reg8 = 0x3f; |
Elyes HAOUAS | 12df950 | 2016-08-23 21:29:48 +0200 | [diff] [blame] | 800 | } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) { |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 801 | printk(BIOS_DEBUG, "DimmA populated only in channel %d\n", i); |
| 802 | reg8 = 0x38; |
Elyes HAOUAS | 12df950 | 2016-08-23 21:29:48 +0200 | [diff] [blame] | 803 | } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) { |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 804 | printk(BIOS_DEBUG, "DimmB populated only in channel %d\n", i); |
| 805 | reg8 = 0x7; |
Elyes HAOUAS | 12df950 | 2016-08-23 21:29:48 +0200 | [diff] [blame] | 806 | } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) { |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 807 | printk(BIOS_DEBUG, "Both dimms populated in channel %d\n", i); |
| 808 | reg8 = 0; |
| 809 | } else { |
| 810 | die("Unhandled case\n"); |
| 811 | } |
| 812 | |
| 813 | //reg8 = 0x00; // FIXME dont switch on all clocks anyway |
| 814 | |
| 815 | MCHBAR32(0x400*i + 0x5a0) = (MCHBAR32(0x400*i + 0x5a0) & ~0x3f000000) | |
| 816 | ((u32)(reg8 << 24)); |
| 817 | } // END EACH CHANNEL |
| 818 | |
| 819 | MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 1; |
| 820 | MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4; |
| 821 | |
| 822 | // Update DLL timing |
| 823 | MCHBAR8(0x1a4) = MCHBAR8(0x1a4) & ~0x80; |
| 824 | MCHBAR8(0x1a4) = MCHBAR8(0x1a4) | 0x40; |
| 825 | MCHBAR16(0x5f0) = (MCHBAR16(0x5f0) & ~0x400) | 0x400; |
| 826 | |
| 827 | u8 dll_setting_667[23][5] = { |
| 828 | // tap pi db delay |
| 829 | {13, 0, 1,0, 0}, |
| 830 | {4, 1, 0,0, 0}, |
| 831 | {13, 0, 1,0, 0}, |
| 832 | {4, 5, 0,0, 0}, |
| 833 | {4, 1, 0,0, 0}, |
| 834 | {4, 1, 0,0, 0}, |
| 835 | {4, 1, 0,0, 0}, |
| 836 | {1, 5, 1,1, 1}, |
| 837 | {1, 6, 1,1, 1}, |
| 838 | {2, 0, 1,1, 1}, |
| 839 | {2, 1, 1,1, 1}, |
| 840 | {2, 1, 1,1, 1}, |
| 841 | {14, 6, 1,0, 0}, |
| 842 | {14, 3, 1,0, 0}, |
| 843 | {14, 0, 1,0, 0}, |
| 844 | {9, 0, 0,0, 1}, |
| 845 | {9, 1, 0,0, 1}, |
| 846 | {9, 2, 0,0, 1}, |
| 847 | {9, 2, 0,0, 1}, |
| 848 | {9, 1, 0,0, 1}, |
| 849 | {6, 4, 0,0, 1}, |
| 850 | {6, 2, 0,0, 1}, |
| 851 | {5, 4, 0,0, 1} |
| 852 | }; |
| 853 | |
| 854 | u8 dll_setting_800[23][5] = { |
| 855 | // tap pi db delay |
| 856 | {11, 5, 1,0, 0}, |
| 857 | {0, 5, 1,1, 0}, |
| 858 | {11, 5, 1,0, 0}, |
| 859 | {1, 4, 1,1, 0}, |
| 860 | {0, 5, 1,1, 0}, |
| 861 | {0, 5, 1,1, 0}, |
| 862 | {0, 5, 1,1, 0}, |
| 863 | {2, 5, 1,1, 1}, |
| 864 | {2, 6, 1,1, 1}, |
| 865 | {3, 0, 1,1, 1}, |
| 866 | {3, 0, 1,1, 1}, |
| 867 | {3, 3, 1,1, 1}, |
| 868 | {2, 0, 1,1, 1}, |
| 869 | {1, 3, 1,1, 1}, |
| 870 | {0, 3, 1,1, 1}, |
| 871 | {9, 3, 0,0, 1}, |
| 872 | {9, 4, 0,0, 1}, |
| 873 | {9, 5, 0,0, 1}, |
| 874 | {9, 6, 0,0, 1}, |
| 875 | {10, 0, 0,0, 1}, |
| 876 | {8, 1, 0,0, 1}, |
| 877 | {7, 5, 0,0, 1}, |
| 878 | {6, 2, 0,0, 1} |
| 879 | }; |
| 880 | |
| 881 | FOR_EACH_POPULATED_CHANNEL(s->dimms, i) { |
| 882 | MCHBAR16(0x400*i + 0x5f0) = (MCHBAR16(0x400*i + 0x5f0) & ~0x3fc) | 0x3fc; |
| 883 | MCHBAR32(0x400*i + 0x5fc) = MCHBAR32(0x400*i + 0x5fc) & ~0xcccccccc; |
| 884 | MCHBAR8(0x400*i + 0x5d9) = (MCHBAR8(0x400*i + 0x5d9) & ~0xf0) | 0x70; |
| 885 | MCHBAR16(0x400*i + 0x590) = (MCHBAR16(0x400*i + 0x590) & ~0xffff) | 0x5555; |
| 886 | } |
| 887 | |
| 888 | FOR_EACH_POPULATED_CHANNEL(s->dimms, i) { |
| 889 | if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) { |
| 890 | clkset0(i, &dll_setting_667[CLKSET0][0]); |
| 891 | clkset1(i, &dll_setting_667[CLKSET1][0]); |
| 892 | ctrlset0(i, &dll_setting_667[CTRL0][0]); |
| 893 | ctrlset1(i, &dll_setting_667[CTRL1][0]); |
| 894 | ctrlset2(i, &dll_setting_667[CTRL2][0]); |
| 895 | ctrlset3(i, &dll_setting_667[CTRL3][0]); |
| 896 | cmdset(i, &dll_setting_667[CMD][0]); |
| 897 | } else { |
| 898 | clkset0(i, &dll_setting_800[CLKSET0][0]); |
| 899 | clkset1(i, &dll_setting_800[CLKSET1][0]); |
| 900 | ctrlset0(i, &dll_setting_800[CTRL0][0]); |
| 901 | ctrlset1(i, &dll_setting_800[CTRL1][0]); |
| 902 | ctrlset2(i, &dll_setting_800[CTRL2][0]); |
| 903 | ctrlset3(i, &dll_setting_800[CTRL3][0]); |
| 904 | cmdset(i, &dll_setting_800[CMD][0]); |
| 905 | } |
| 906 | } |
| 907 | |
| 908 | // XXX if not async mode |
| 909 | MCHBAR16(0x180) = MCHBAR16(0x180) & ~0x8200; |
| 910 | MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4; |
| 911 | j = 0; |
| 912 | for (i = 0; i < 16; i++) { |
| 913 | MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i; |
| 914 | MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10; |
| 915 | while (MCHBAR8(0x180) & 0x10); |
| 916 | if (MCHBAR32(0x184) == 0xffffffff) { |
| 917 | j++; |
| 918 | if (j >= 2) |
| 919 | break; |
| 920 | |
| 921 | if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) { |
| 922 | j = 2; |
| 923 | break; |
| 924 | } |
| 925 | } else { |
| 926 | j = 0; |
| 927 | } |
| 928 | } |
| 929 | if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) { |
| 930 | j = 0; |
| 931 | i++; |
| 932 | for (; i < 16; i++) { |
| 933 | MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i; |
| 934 | MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4; |
| 935 | while (MCHBAR8(0x180) & 0x10); |
| 936 | if (MCHBAR32(0x184) == 0) { |
| 937 | i++; |
| 938 | break; |
| 939 | } |
| 940 | } |
| 941 | for (; i < 16; i++) { |
| 942 | MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i; |
| 943 | MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10; |
| 944 | while (MCHBAR8(0x180) & 0x10); |
| 945 | if (MCHBAR32(0x184) == 0xffffffff) { |
| 946 | j++; |
| 947 | if (j >= 2) |
| 948 | break; |
| 949 | } else { |
| 950 | j = 0; |
| 951 | } |
| 952 | } |
| 953 | if (j < 2) { |
| 954 | MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f; |
| 955 | MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10; |
| 956 | while (MCHBAR8(0x180) & 0x10); |
| 957 | j = 2; |
| 958 | } |
| 959 | } |
| 960 | |
| 961 | if (j < 2) { |
| 962 | MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f; |
| 963 | async = 1; |
| 964 | } |
| 965 | |
| 966 | clk = 0x1a; |
| 967 | if (async != 1) { |
| 968 | reg8 = MCHBAR8(0x188) & 0x1e; |
| 969 | if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz && |
| 970 | s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) { |
| 971 | clk = 0x10; |
| 972 | } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) { |
| 973 | clk = 0x10; |
| 974 | } else { |
| 975 | clk = 0x1a; |
| 976 | } |
| 977 | } |
| 978 | MCHBAR8(0x180) = MCHBAR8(0x180) & ~0x80; |
| 979 | |
| 980 | if ((s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) && |
| 981 | (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) { |
| 982 | i = MCHBAR8(0x180) & 0xf; |
| 983 | i = (i + 10) % 14; |
| 984 | MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i; |
| 985 | MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10; |
Elyes HAOUAS | 12df950 | 2016-08-23 21:29:48 +0200 | [diff] [blame] | 986 | while (MCHBAR8(0x180) & 0x10); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 987 | } |
| 988 | |
| 989 | reg8 = MCHBAR8(0x188) & ~1; |
| 990 | MCHBAR8(0x188) = reg8; |
| 991 | reg8 &= ~0x3e; |
| 992 | reg8 |= clk; |
| 993 | MCHBAR8(0x188) = reg8; |
| 994 | reg8 |= 1; |
| 995 | MCHBAR8(0x188) = reg8; |
| 996 | |
| 997 | if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) { |
| 998 | MCHBAR8(0x18c) = MCHBAR8(0x18c) | 1; |
| 999 | } |
| 1000 | |
| 1001 | // Program DQ/DQS dll settings |
| 1002 | reg32 = 0; |
| 1003 | FOR_EACH_POPULATED_CHANNEL(s->dimms, i) { |
| 1004 | for (lane = 0; lane < 8; lane++) { |
| 1005 | if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) { |
| 1006 | reg32 = 0x06db7777; |
| 1007 | } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) { |
| 1008 | reg32 = 0x00007777; |
| 1009 | } |
| 1010 | MCHBAR32(0x400*i + 0x540 + lane*4) = |
| 1011 | (MCHBAR32(0x400*i + 0x540 + lane*4) & 0x0fffffff) | |
| 1012 | reg32; |
| 1013 | } |
| 1014 | } |
| 1015 | |
| 1016 | FOR_EACH_POPULATED_CHANNEL(s->dimms, i) { |
| 1017 | if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) { |
| 1018 | for (lane = 0; lane < 8; lane++) { |
| 1019 | dqsset(i, lane, &dll_setting_667[DQS1+lane][0]); |
| 1020 | } |
| 1021 | for (lane = 0; lane < 8; lane++) { |
| 1022 | dqset(i, lane, &dll_setting_667[DQ1+lane][0]); |
| 1023 | } |
| 1024 | } else { |
| 1025 | for (lane = 0; lane < 8; lane++) { |
| 1026 | dqsset(i, lane, &dll_setting_800[DQS1+lane][0]); |
| 1027 | } |
| 1028 | for (lane = 0; lane < 8; lane++) { |
| 1029 | dqset(i, lane, &dll_setting_800[DQ1+lane][0]); |
| 1030 | } |
| 1031 | } |
| 1032 | } |
| 1033 | } |
| 1034 | |
| 1035 | static void rcomp_ddr2(struct sysinfo *s) |
| 1036 | { |
| 1037 | u8 i, j, k; |
| 1038 | u32 x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A, 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D }; |
| 1039 | u16 x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 }; |
| 1040 | u32 x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 }; |
| 1041 | u32 x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 }; |
| 1042 | u32 x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 }; |
| 1043 | u32 x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 }; |
| 1044 | u32 x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 }; |
| 1045 | u32 x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 }; |
| 1046 | u32 x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 }; |
| 1047 | u32 x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 }; |
| 1048 | u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c }; |
| 1049 | u8 bit[6] = { 0, 0, 1, 1, 0, 0 }; |
| 1050 | |
| 1051 | FOR_EACH_POPULATED_CHANNEL(s->dimms, i) { |
| 1052 | for (j = 0; j < 6; j++) { |
| 1053 | if (j == 0) { |
| 1054 | MCHBAR32(0x400*i + addr[j]) = |
| 1055 | (MCHBAR32(0x400*i + addr[j]) & ~0xff000) | 0xaa000; |
| 1056 | MCHBAR16(0x400*i + 0x320) = (MCHBAR16(0x400*i + 0x320) & ~0xffff) | 0x6666; |
| 1057 | for (k = 0; k < 8; k++) { |
| 1058 | MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) = |
| 1059 | (MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) & ~0x3f3f3f3f) | x32a[k]; |
| 1060 | MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) = |
| 1061 | (MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) & ~0x3f3f3f3f) | x32a[k]; |
| 1062 | } |
| 1063 | } else { |
| 1064 | MCHBAR16(0x400*i + addr[j]) = (MCHBAR16(0x400*i + addr[j]) & ~0xf000) | 0xa000; |
| 1065 | MCHBAR16(0x400*i + addr[j] + 4) = (MCHBAR16(0x400*i + addr[j] + 4) & ~0xffff) | |
| 1066 | x378[j]; |
| 1067 | MCHBAR32(0x400*i + addr[j] + 0xe) = |
| 1068 | (MCHBAR32(0x400*i + addr[j] + 0xe) & ~0x3f3f3f3f) | x382[j]; |
| 1069 | MCHBAR32(0x400*i + addr[j] + 0x12) = |
| 1070 | (MCHBAR32(0x400*i + addr[j] + 0x12) & ~0x3f3f3f3f) | x386[j]; |
| 1071 | MCHBAR32(0x400*i + addr[j] + 0x16) = |
| 1072 | (MCHBAR32(0x400*i + addr[j] + 0x16) & ~0x3f3f3f3f) | x38a[j]; |
| 1073 | MCHBAR32(0x400*i + addr[j] + 0x1a) = |
| 1074 | (MCHBAR32(0x400*i + addr[j] + 0x1a) & ~0x3f3f3f3f) | x38e[j]; |
| 1075 | MCHBAR32(0x400*i + addr[j] + 0x1e) = |
| 1076 | (MCHBAR32(0x400*i + addr[j] + 0x1e) & ~0x3f3f3f3f) | x392[j]; |
| 1077 | MCHBAR32(0x400*i + addr[j] + 0x22) = |
| 1078 | (MCHBAR32(0x400*i + addr[j] + 0x22) & ~0x3f3f3f3f) | x396[j]; |
| 1079 | MCHBAR32(0x400*i + addr[j] + 0x26) = |
| 1080 | (MCHBAR32(0x400*i + addr[j] + 0x26) & ~0x3f3f3f3f) | x39a[j]; |
| 1081 | MCHBAR32(0x400*i + addr[j] + 0x2a) = |
| 1082 | (MCHBAR32(0x400*i + addr[j] + 0x2a) & ~0x3f3f3f3f) | x39e[j]; |
| 1083 | } |
| 1084 | MCHBAR8(0x400*i + addr[j]) = (MCHBAR8(0x400*i + addr[j]) & ~1) | bit[j]; |
| 1085 | } |
| 1086 | MCHBAR8(0x400*i + 0x45a) = (MCHBAR8(0x400*i + 0x45a) & ~0x3f) | 0x12; |
| 1087 | MCHBAR8(0x400*i + 0x45e) = (MCHBAR8(0x400*i + 0x45e) & ~0x3f) | 0x12; |
| 1088 | MCHBAR8(0x400*i + 0x462) = (MCHBAR8(0x400*i + 0x462) & ~0x3f) | 0x12; |
| 1089 | MCHBAR8(0x400*i + 0x466) = (MCHBAR8(0x400*i + 0x466) & ~0x3f) | 0x12; |
| 1090 | } // END EACH POPULATED CHANNEL |
| 1091 | |
| 1092 | MCHBAR32(0x134) = (MCHBAR32(0x134) & ~0x63c00) | 0x63c00; |
| 1093 | MCHBAR16(0x174) = (MCHBAR16(0x174) & ~0x63ff) | 0x63ff; |
| 1094 | MCHBAR16(0x178) = 0x0135; |
| 1095 | MCHBAR32(0x130) = (MCHBAR32(0x130) & ~0x7bdffe0) | 0x7a9ffa0; |
| 1096 | |
| 1097 | if (!CHANNEL_IS_POPULATED(s->dimms, 0)) { |
| 1098 | MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 27); |
| 1099 | } |
| 1100 | if (!CHANNEL_IS_POPULATED(s->dimms, 1)) { |
| 1101 | MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 28); |
| 1102 | } |
| 1103 | |
| 1104 | MCHBAR8(0x130) = MCHBAR8(0x130) | 1; |
| 1105 | } |
| 1106 | |
| 1107 | static void odt_ddr2(struct sysinfo *s) |
| 1108 | { |
| 1109 | u8 i; |
| 1110 | u16 odt[16][2] = { |
| 1111 | { 0x0000,0x0000 }, // NC_NC |
| 1112 | { 0x0000,0x0001 }, // x8SS_NC |
| 1113 | { 0x0000,0x0011 }, // x8DS_NC |
| 1114 | { 0x0000,0x0001 }, // x16SS_NC |
| 1115 | { 0x0004,0x0000 }, // NC_x8SS |
| 1116 | { 0x0101,0x0404 }, // x8SS_x8SS |
| 1117 | { 0x0101,0x4444 }, // x8DS_x8SS |
| 1118 | { 0x0101,0x0404 }, // x16SS_x8SS |
| 1119 | { 0x0044,0x0000 }, // NC_x8DS |
| 1120 | { 0x1111,0x0404 }, // x8SS_x8DS |
| 1121 | { 0x1111,0x4444 }, // x8DS_x8DS |
| 1122 | { 0x1111,0x0404 }, // x16SS_x8DS |
| 1123 | { 0x0004,0x0000 }, // NC_x16SS |
| 1124 | { 0x0101,0x0404 }, // x8SS_x16SS |
| 1125 | { 0x0101,0x4444 }, // x8DS_x16SS |
| 1126 | { 0x0101,0x0404 }, // x16SS_x16SS |
| 1127 | }; |
| 1128 | |
| 1129 | FOR_EACH_POPULATED_CHANNEL(s->dimms, i) { |
| 1130 | MCHBAR16(0x400*i + 0x298) = odt[s->dimm_config[i]][1]; |
| 1131 | MCHBAR16(0x400*i + 0x294) = odt[s->dimm_config[i]][0]; |
| 1132 | MCHBAR16(0x400*i + 0x29c) = (MCHBAR16(0x400*i + 0x29c) & ~0xfff) | 0x66b; |
| 1133 | MCHBAR32(0x400*i + 0x260) = (MCHBAR32(0x400*i + 0x260) & ~0x70e3c00) | 0x3063c00; |
| 1134 | } |
| 1135 | } |
| 1136 | |
| 1137 | static void dojedec_ddr2(u8 r, u8 ch, u8 cmd, u16 val) |
| 1138 | { |
| 1139 | u32 addr = (ch << 29) | (r*0x08000000); |
| 1140 | volatile u32 rubbish; |
| 1141 | |
| 1142 | MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | cmd; |
| 1143 | MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | cmd; |
| 1144 | rubbish = read32((void*)((val<<3) | addr)); |
| 1145 | udelay(10); |
| 1146 | MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | NORMALOP_CMD; |
| 1147 | MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | NORMALOP_CMD; |
| 1148 | } |
| 1149 | |
| 1150 | static void jedec_ddr2(struct sysinfo *s) |
| 1151 | { |
| 1152 | u8 i; |
| 1153 | u16 mrsval, ch, r, v; |
| 1154 | |
| 1155 | u8 odt[16][4] = { |
| 1156 | {0x00, 0x00, 0x00, 0x00}, |
| 1157 | {0x01, 0x00, 0x00, 0x00}, |
| 1158 | {0x01, 0x01, 0x00, 0x00}, |
| 1159 | {0x01, 0x00, 0x00, 0x00}, |
| 1160 | {0x00, 0x00, 0x01, 0x00}, |
| 1161 | {0x11, 0x00, 0x11, 0x00}, |
| 1162 | {0x11, 0x11, 0x11, 0x00}, |
| 1163 | {0x11, 0x00, 0x11, 0x00}, |
| 1164 | {0x00, 0x00, 0x01, 0x01}, |
| 1165 | {0x11, 0x00, 0x11, 0x11}, |
| 1166 | {0x11, 0x11, 0x11, 0x11}, |
| 1167 | {0x11, 0x00, 0x11, 0x11}, |
| 1168 | {0x00, 0x00, 0x01, 0x00}, |
| 1169 | {0x11, 0x00, 0x11, 0x00}, |
| 1170 | {0x11, 0x11, 0x11, 0x00}, |
| 1171 | {0x11, 0x00, 0x11, 0x00} |
| 1172 | }; |
| 1173 | |
| 1174 | u16 jedec[12][2] = { |
| 1175 | {NOP_CMD, 0x0}, |
| 1176 | {PRECHARGE_CMD, 0x0}, |
| 1177 | {EMRS2_CMD, 0x0}, |
| 1178 | {EMRS3_CMD, 0x0}, |
| 1179 | {EMRS1_CMD, 0x0}, |
| 1180 | {MRS_CMD, 0x100}, // DLL Reset |
| 1181 | {PRECHARGE_CMD, 0x0}, |
| 1182 | {CBR_CMD, 0x0}, |
| 1183 | {CBR_CMD, 0x0}, |
| 1184 | {MRS_CMD, 0x0}, // DLL out of reset |
| 1185 | {EMRS1_CMD, 0x380}, // OCD calib default |
| 1186 | {EMRS1_CMD, 0x0} |
| 1187 | }; |
| 1188 | |
| 1189 | mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb; |
| 1190 | |
| 1191 | printk(BIOS_DEBUG, "MRS...\n"); |
| 1192 | |
| 1193 | udelay(200); |
| 1194 | |
| 1195 | FOR_EACH_POPULATED_RANK(s->dimms, ch, r) { |
| 1196 | printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r); |
| 1197 | for (i = 0; i < 12; i++) { |
| 1198 | v = jedec[i][1]; |
| 1199 | switch (jedec[i][0]) { |
| 1200 | case EMRS1_CMD: |
| 1201 | v |= (odt[s->dimm_config[ch]][r] << 2); |
| 1202 | break; |
| 1203 | case MRS_CMD: |
| 1204 | v |= mrsval; |
| 1205 | break; |
| 1206 | default: |
| 1207 | break; |
| 1208 | } |
| 1209 | dojedec_ddr2(r + ch*4, ch, jedec[i][0], v); |
| 1210 | udelay(1); |
| 1211 | //printk(BIOS_DEBUG, "Jedec step %d\n", i); |
| 1212 | } |
| 1213 | } |
| 1214 | printk(BIOS_DEBUG, "MRS done\n"); |
| 1215 | } |
| 1216 | |
| 1217 | static u8 sampledqs(u16 mchloc, u32 addr, u8 hilow, u8 repeat) |
| 1218 | { |
| 1219 | u8 dqsmatch = 1; |
| 1220 | volatile u32 strobe; |
| 1221 | |
| 1222 | while (repeat-- > 0) { |
| 1223 | MCHBAR8(0x5d8) = MCHBAR8(0x5d8) & ~0x2; |
| 1224 | udelay(2); |
| 1225 | MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x2; |
| 1226 | udelay(2); |
| 1227 | MCHBAR8(0x9d8) = MCHBAR8(0x9d8) & ~0x2; |
| 1228 | udelay(2); |
| 1229 | MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x2; |
| 1230 | udelay(2); |
| 1231 | barrier(); |
| 1232 | strobe = read32((u32 *)addr); |
| 1233 | barrier(); |
| 1234 | if (((MCHBAR32(mchloc) & 0x40) >> 6) != hilow) { |
| 1235 | dqsmatch = 0; |
| 1236 | } |
| 1237 | } |
| 1238 | return dqsmatch; |
| 1239 | } |
| 1240 | |
| 1241 | static void rcven_ddr2(struct sysinfo *s) |
| 1242 | { |
| 1243 | u8 i, reg8, ch, lane; |
| 1244 | u32 addr; |
| 1245 | u8 tap = 0; |
| 1246 | u8 savecc, savemedium, savetap, coarsecommon, medium; |
| 1247 | u8 lanecoarse[8] = {0}; |
| 1248 | u8 mincoarse = 0xff; |
| 1249 | u8 pitap[2][8]; |
| 1250 | u16 coarsectrl[2]; |
| 1251 | u16 coarsedelay[2]; |
| 1252 | u16 mediumphase[2]; |
| 1253 | u16 readdelay[2]; |
| 1254 | u16 mchbar; |
| 1255 | MCHBAR8(0x5d8) = MCHBAR8(0x5d8) & ~0xc; |
| 1256 | MCHBAR8(0x9d8) = MCHBAR8(0x9d8) & ~0xc; |
| 1257 | MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80; |
| 1258 | |
| 1259 | FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) { |
| 1260 | addr = (ch << 29); |
| 1261 | for (i = 0; !RANK_IS_POPULATED(s->dimms, ch, i); i++) { |
| 1262 | addr += 128*1024*1024; |
| 1263 | } |
| 1264 | for (lane = 0; lane < 8; lane++) { |
| 1265 | printk(BIOS_DEBUG, "Channel %d, Lane %d addr=0x%08x\n", ch, lane, addr); |
| 1266 | coarsecommon = (s->selected_timings.CAS - 1); |
| 1267 | switch (lane) { |
| 1268 | case 0: case 1: medium = 0; break; |
| 1269 | case 2: case 3: medium = 1; break; |
| 1270 | case 4: case 5: medium = 2; break; |
| 1271 | case 6: case 7: medium = 3; break; |
| 1272 | default: medium = 0; break; |
| 1273 | } |
| 1274 | mchbar = 0x400*ch + 0x561 + (lane << 2); |
| 1275 | tap = 0; |
| 1276 | MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) | |
| 1277 | (coarsecommon << 16); |
| 1278 | MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & ~(3 << (lane*2))) | |
| 1279 | (medium << (lane*2)); |
| 1280 | MCHBAR8(0x400*ch + 0x560 + lane*4) = MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf; |
| 1281 | MCHBAR8(0x400*ch + 0x560 + lane*4) = MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0x70; |
| 1282 | savecc = coarsecommon; |
| 1283 | savemedium = medium; |
| 1284 | savetap = 0; |
| 1285 | |
| 1286 | MCHBAR16(0x400*ch + 0x588) = (MCHBAR16(0x400*ch + 0x588) & ~(3 << (lane*2))) | |
| 1287 | (1 << (lane*2)); |
| 1288 | |
| 1289 | printk(BIOS_DEBUG, "rcven 0.1 coarse=%d\n", coarsecommon); |
| 1290 | while (sampledqs(mchbar, addr, 1, 1) == 1) { |
| 1291 | if (medium < 3) { |
| 1292 | medium++; |
| 1293 | MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & |
| 1294 | ~(3 << (lane*2))) | (medium << (lane*2)); |
| 1295 | } else { |
| 1296 | medium = 0; |
| 1297 | coarsecommon++; |
| 1298 | MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & |
| 1299 | ~0xf0000) | (coarsecommon << 16); |
| 1300 | MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & |
| 1301 | ~(3 << (lane*2))) | (medium << (lane*2)); |
| 1302 | } |
| 1303 | if (coarsecommon > 16) { |
| 1304 | die("Coarse > 16: DQS tuning failed, halt\n"); |
| 1305 | break; |
| 1306 | } |
| 1307 | } |
| 1308 | printk(BIOS_DEBUG, " GOT IT (high -> low transition) coarse=%d medium=%d\n", coarsecommon, medium); |
| 1309 | |
| 1310 | savemedium = medium; |
| 1311 | savecc = coarsecommon; |
| 1312 | if (medium < 3) { |
| 1313 | medium++; |
| 1314 | MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & |
| 1315 | ~(3 << (lane*2))) | (medium << (lane*2)); |
| 1316 | } else { |
| 1317 | medium = 0; |
| 1318 | coarsecommon++; |
| 1319 | |
| 1320 | MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) | |
| 1321 | (coarsecommon << 16); |
| 1322 | MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & ~(3 << (lane*2))) | |
| 1323 | (medium << (lane*2)); |
| 1324 | } |
| 1325 | |
| 1326 | printk(BIOS_DEBUG, "rcven 0.2\n"); |
| 1327 | while (sampledqs(mchbar, addr, 0, 1) == 1) { |
| 1328 | savemedium = medium; |
| 1329 | savecc = coarsecommon; |
| 1330 | if (medium < 3) { |
| 1331 | medium++; |
| 1332 | MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & |
| 1333 | ~(3 << (lane*2))) | (medium << (lane*2)); |
| 1334 | } else { |
| 1335 | medium = 0; |
| 1336 | coarsecommon++; |
| 1337 | MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & |
| 1338 | ~0xf0000) | (coarsecommon << 16); |
| 1339 | MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & |
| 1340 | ~(3 << (lane*2))) | (medium << (lane*2)); |
| 1341 | } |
| 1342 | if (coarsecommon > 16) { |
| 1343 | die("Coarse DQS tuning 2 failed, halt\n"); |
| 1344 | break; |
| 1345 | } |
| 1346 | } |
| 1347 | printk(BIOS_DEBUG, " GOT IT (low -> high transition) coarse=%d medium=%d\n", coarsecommon, medium); |
| 1348 | |
| 1349 | |
| 1350 | coarsecommon = savecc; |
| 1351 | medium = savemedium; |
| 1352 | MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & |
| 1353 | ~0xf0000) | (coarsecommon << 16); |
| 1354 | MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & |
| 1355 | ~(3 << (lane*2))) | (medium << (lane*2)); |
| 1356 | |
| 1357 | printk(BIOS_DEBUG, "rcven 0.3\n"); |
| 1358 | tap = 0; |
| 1359 | while (sampledqs(mchbar, addr, 1, 1) == 0) { |
| 1360 | savetap = tap; |
| 1361 | tap++; |
| 1362 | if (tap > 14) { |
| 1363 | break; |
| 1364 | } |
| 1365 | MCHBAR8(0x400*ch + 0x560 + (lane*4)) = |
| 1366 | (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | tap; |
| 1367 | } |
| 1368 | |
| 1369 | tap = savetap; |
| 1370 | MCHBAR8(0x400*ch + 0x560 + (lane*4)) = |
| 1371 | (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | tap; |
| 1372 | MCHBAR8(0x400*ch + 0x560 + (lane*4)) = |
| 1373 | (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0x70) | 0x30; |
| 1374 | if (medium < 3) { |
| 1375 | medium++; |
| 1376 | MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & |
| 1377 | ~(3 << (lane*2))) | (medium << (lane*2)); |
| 1378 | } else { |
| 1379 | medium = 0; |
| 1380 | coarsecommon++; |
| 1381 | MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & |
| 1382 | ~0xf0000) | (coarsecommon << 16); |
| 1383 | MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & |
| 1384 | ~(3 << (lane*2))) | (medium << (lane*2)); |
| 1385 | } |
| 1386 | if (sampledqs(mchbar, addr, 1, 1) == 0) { |
| 1387 | die("Not at DQS high, doh\n"); |
| 1388 | } |
| 1389 | |
| 1390 | printk(BIOS_DEBUG, "rcven 0.4\n"); |
| 1391 | while (sampledqs(mchbar, addr, 1, 1) == 1) { |
| 1392 | coarsecommon--; |
| 1393 | MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & |
| 1394 | ~0xf0000) | (coarsecommon << 16); |
| 1395 | if (coarsecommon == 0) { |
| 1396 | die("Couldn't find DQS-high 0 indicator, halt\n"); |
| 1397 | break; |
| 1398 | } |
| 1399 | } |
| 1400 | printk(BIOS_DEBUG, " GOT IT (high -> low transition) coarse=%d medium=%d\n", coarsecommon, medium); |
| 1401 | |
| 1402 | printk(BIOS_DEBUG, "rcven 0.5\n"); |
| 1403 | while (sampledqs(mchbar, addr, 0, 1) == 1) { |
| 1404 | savemedium = medium; |
| 1405 | savecc = coarsecommon; |
| 1406 | if (medium < 3) { |
| 1407 | medium++; |
| 1408 | MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & |
| 1409 | ~(3 << (lane*2))) | (medium << (lane*2)); |
| 1410 | } else { |
| 1411 | medium = 0; |
| 1412 | coarsecommon++; |
| 1413 | MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & |
| 1414 | ~0xf0000) | (coarsecommon << 16); |
| 1415 | MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & |
| 1416 | ~(3 << (lane*2))) | (medium << (lane*2)); |
| 1417 | } |
| 1418 | if (coarsecommon > 16) { |
| 1419 | die("Coarse DQS tuning 5 failed, halt\n"); |
| 1420 | break; |
| 1421 | } |
| 1422 | } |
| 1423 | printk(BIOS_DEBUG, " GOT IT (low -> high transition) coarse=%d medium=%d\n", coarsecommon, medium); |
| 1424 | |
| 1425 | printk(BIOS_DEBUG, "rcven 0.6\n"); |
| 1426 | coarsecommon = savecc; |
| 1427 | medium = savemedium; |
| 1428 | MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & |
| 1429 | ~0xf0000) | (coarsecommon << 16); |
| 1430 | MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & |
| 1431 | ~(3 << (lane*2))) | (medium << (lane*2)); |
| 1432 | while (sampledqs(mchbar, addr, 1, 1) == 0) { |
| 1433 | savetap = tap; |
| 1434 | tap++; |
| 1435 | if (tap > 14) { |
| 1436 | break; |
| 1437 | } |
| 1438 | MCHBAR8(0x400*ch + 0x560 + lane*4) = |
| 1439 | (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf) | tap; |
| 1440 | } |
| 1441 | tap = savetap; |
| 1442 | MCHBAR8(0x400*ch + 0x560 + lane*4) = |
| 1443 | (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf) | tap; |
| 1444 | MCHBAR8(0x400*ch + 0x560 + lane*4) = |
| 1445 | (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0x70) | 0x70; |
| 1446 | |
| 1447 | pitap[ch][lane] = 0x70 | tap; |
| 1448 | |
| 1449 | MCHBAR16(0x400*ch + 0x588) = MCHBAR16(0x400*ch + 0x588) & ~(3 << (lane*2)); |
| 1450 | lanecoarse[lane] = coarsecommon; |
| 1451 | printk(BIOS_DEBUG, "rcven 0.7\n"); |
| 1452 | } // END EACH LANE |
| 1453 | |
| 1454 | // Find minimum coarse value |
| 1455 | for (lane = 0; lane < 8; lane++) { |
| 1456 | if (mincoarse > lanecoarse[lane]) { |
| 1457 | mincoarse = lanecoarse[lane]; |
| 1458 | } |
| 1459 | } |
| 1460 | |
| 1461 | printk(BIOS_DEBUG, "Found min coarse value = %d\n", mincoarse); |
| 1462 | |
| 1463 | for (lane = 0; lane < 8; lane++) { |
| 1464 | reg8 = (lanecoarse[lane] == 0) ? 0 : lanecoarse[lane] - mincoarse; |
| 1465 | MCHBAR16(0x400*ch + 0x5fa) = (MCHBAR16(0x400*ch + 0x5fa) & ~(3 << (lane*2))) | |
| 1466 | (reg8 << (lane*2)); |
| 1467 | } |
| 1468 | MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) | (mincoarse << 16); |
| 1469 | coarsectrl[ch] = mincoarse; |
| 1470 | coarsedelay[ch] = MCHBAR16(0x400*ch + 0x5fa); |
| 1471 | mediumphase[ch] = MCHBAR16(0x400*ch + 0x58c); |
| 1472 | readdelay[ch] = MCHBAR16(0x400*ch + 0x588); |
| 1473 | } // END EACH POPULATED CHANNEL |
| 1474 | |
| 1475 | /* TODO: Resume support using this */ |
| 1476 | FOR_EACH_CHANNEL(ch) { |
| 1477 | for (lane = 0; lane < 8; lane++) { |
| 1478 | MCHBAR8(0x400*ch + 0x560 + (lane*4)) = |
| 1479 | (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | pitap[ch][lane]; |
| 1480 | } |
| 1481 | MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) | |
| 1482 | (coarsectrl[ch] << 16); |
| 1483 | MCHBAR16(0x400*ch + 0x5fa) = coarsedelay[ch]; |
| 1484 | MCHBAR16(0x400*ch + 0x58c) = mediumphase[ch]; |
| 1485 | } |
| 1486 | printk(BIOS_DEBUG, "End rcven\n"); |
| 1487 | } |
| 1488 | |
| 1489 | static void dradrb_ddr2(struct sysinfo *s) |
| 1490 | { |
| 1491 | u8 map, i, ch, r, rankpop0, rankpop1; |
| 1492 | u32 c0dra = 0; |
| 1493 | u32 c1dra = 0; |
| 1494 | u32 c0drb = 0; |
| 1495 | u32 c1drb = 0; |
| 1496 | u32 dra; |
| 1497 | u32 dra0; |
| 1498 | u32 dra1; |
| 1499 | u16 totalmemorymb; |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1500 | u32 size, offset; |
| 1501 | u32 size0, size1; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1502 | u8 dratab[2][2][2][4] = { |
| 1503 | { |
| 1504 | { |
| 1505 | {0xff, 0xff, 0xff, 0xff}, |
| 1506 | {0xff, 0x00, 0x02, 0xff} |
| 1507 | }, |
| 1508 | { |
| 1509 | {0xff, 0x01, 0xff, 0xff}, |
| 1510 | {0xff, 0x03, 0xff, 0xff} |
| 1511 | } |
| 1512 | }, |
| 1513 | { |
| 1514 | { |
| 1515 | {0xff, 0xff, 0xff, 0xff}, |
| 1516 | {0xff, 0x04, 0x06, 0x08} |
| 1517 | }, |
| 1518 | { |
| 1519 | {0xff, 0xff, 0xff, 0xff}, |
| 1520 | {0x05, 0x07, 0x09, 0xff} |
| 1521 | } |
| 1522 | } |
| 1523 | }; |
| 1524 | |
| 1525 | u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10}; |
| 1526 | |
| 1527 | // DRA |
| 1528 | rankpop0 = 0; |
| 1529 | rankpop1 = 0; |
| 1530 | FOR_EACH_POPULATED_RANK(s->dimms, ch, r) { |
Damien Zammit | 68e1dcf | 2016-06-03 15:39:30 +1000 | [diff] [blame] | 1531 | if (((s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED) && ((r) < s->dimms[ch<<1].ranks))) { |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1532 | i = ch << 1; |
| 1533 | } else { |
| 1534 | i = (ch << 1) + 1; |
| 1535 | } |
| 1536 | dra = dratab[s->dimms[i].banks] |
| 1537 | [s->dimms[i].width] |
| 1538 | [s->dimms[i].cols-9] |
| 1539 | [s->dimms[i].rows-12]; |
| 1540 | if (s->dimms[i].banks == 1) { |
| 1541 | dra |= 0x80; |
| 1542 | } |
| 1543 | if (ch == 0) { |
| 1544 | c0dra |= dra << (r*8); |
| 1545 | rankpop0 |= 1 << r; |
| 1546 | } else { |
| 1547 | c1dra |= dra << (r*8); |
| 1548 | rankpop1 |= 1 << r; |
| 1549 | } |
| 1550 | } |
| 1551 | MCHBAR32(0x208) = c0dra; |
| 1552 | MCHBAR32(0x608) = c1dra; |
| 1553 | |
| 1554 | MCHBAR8(0x262) = (MCHBAR8(0x262) & ~0xf0) | ((rankpop0 << 4) & 0xf0); |
| 1555 | MCHBAR8(0x662) = (MCHBAR8(0x662) & ~0xf0) | ((rankpop1 << 4) & 0xf0); |
| 1556 | |
| 1557 | if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) || ONLY_DIMMB_IS_POPULATED(s->dimms, 0)) { |
| 1558 | MCHBAR8(0x260) = MCHBAR8(0x260) | 1; |
| 1559 | } |
| 1560 | if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) || ONLY_DIMMB_IS_POPULATED(s->dimms, 1)) { |
| 1561 | MCHBAR8(0x660) = MCHBAR8(0x660) | 1; |
| 1562 | } |
| 1563 | |
| 1564 | // DRB |
| 1565 | FOR_EACH_POPULATED_RANK(s->dimms, ch, r) { |
Damien Zammit | 68e1dcf | 2016-06-03 15:39:30 +1000 | [diff] [blame] | 1566 | if (((s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED) && ((r) < s->dimms[ch<<1].ranks))) { |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1567 | i = ch << 1; |
| 1568 | } else { |
| 1569 | i = (ch << 1) + 1; |
| 1570 | } |
| 1571 | if (ch == 0) { |
| 1572 | dra0 = (c0dra >> (8*r)) & 0x7f; |
| 1573 | c0drb = (u16)(c0drb + drbtab[dra0]); |
| 1574 | s->dimms[i].rank_capacity_mb = drbtab[dra0] << 6; |
| 1575 | MCHBAR16(0x200 + 2*r) = c0drb; |
| 1576 | } else { |
| 1577 | dra1 = (c1dra >> (8*r)) & 0x7f; |
| 1578 | c1drb = (u16)(c1drb + drbtab[dra1]); |
| 1579 | s->dimms[i].rank_capacity_mb = drbtab[dra1] << 6; |
| 1580 | MCHBAR16(0x600 + 2*r) = c1drb; |
| 1581 | } |
| 1582 | } |
| 1583 | |
| 1584 | s->channel_capacity[0] = c0drb << 6; |
| 1585 | s->channel_capacity[1] = c1drb << 6; |
| 1586 | totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1]; |
| 1587 | printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n", |
| 1588 | s->channel_capacity[0], s->channel_capacity[1], totalmemorymb); |
| 1589 | |
| 1590 | rankpop1 >>= 4; |
| 1591 | if (rankpop1) { |
| 1592 | MCHBAR16(0x600 + 2*msbpos(rankpop1)) = c0drb + c1drb; |
| 1593 | MCHBAR16(0x602 + 2*msbpos(rankpop1)) = c0drb + c1drb; |
| 1594 | MCHBAR16(0x604 + 2*msbpos(rankpop1)) = c0drb + c1drb; |
| 1595 | MCHBAR16(0x606 + 2*msbpos(rankpop1)) = c0drb + c1drb; |
| 1596 | } |
| 1597 | |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1598 | /* Populated channel sizes in MiB */ |
| 1599 | size0 = s->channel_capacity[0]; |
| 1600 | size1 = s->channel_capacity[1]; |
| 1601 | |
| 1602 | MCHBAR8(0x111) = MCHBAR8(0x111) & ~0x2; |
| 1603 | MCHBAR8(0x111) = MCHBAR8(0x111) | (1 << 4); |
| 1604 | |
| 1605 | /* Set ME UMA size in MiB */ |
| 1606 | MCHBAR16(0x100) = ME_UMA_SIZEMB; |
| 1607 | |
| 1608 | /* Set ME UMA Present bit */ |
| 1609 | MCHBAR32(0x111) = MCHBAR32(0x111) | 1; |
| 1610 | |
| 1611 | size = MIN(size0 - ME_UMA_SIZEMB, size1) * 2; |
| 1612 | |
| 1613 | MCHBAR16(0x104) = size; |
| 1614 | MCHBAR16(0x102) = size0 + size1 - size; |
| 1615 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1616 | map = 0; |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1617 | if (size0 == 0) { |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1618 | map = 0; |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1619 | } else if (size1 == 0) { |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1620 | map |= 0x20; |
| 1621 | } else { |
| 1622 | map |= 0x40; |
| 1623 | } |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1624 | if (size == 0) { |
| 1625 | map |= 0x18; |
| 1626 | } |
| 1627 | |
| 1628 | if (size0 - ME_UMA_SIZEMB >= size1) { |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1629 | map |= 0x4; |
| 1630 | } |
| 1631 | MCHBAR8(0x110) = map; |
| 1632 | MCHBAR16(0x10e) = 0; |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1633 | |
| 1634 | if (size1 != 0) { |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1635 | offset = 0; |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1636 | } else if ((size0 > size1) && ((map & 0x7) == 0x4)) { |
| 1637 | offset = size/2 + (size0 + size1 - size); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1638 | } else { |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1639 | offset = size/2 + ME_UMA_SIZEMB; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1640 | } |
| 1641 | MCHBAR16(0x108) = offset; |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1642 | MCHBAR16(0x10a) = size/2; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1643 | } |
| 1644 | |
| 1645 | static void mmap_ddr2(struct sysinfo *s) |
| 1646 | { |
Damien Zammit | d63115d | 2016-01-22 19:11:44 +1100 | [diff] [blame] | 1647 | bool reclaim; |
| 1648 | u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud; |
| 1649 | u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1650 | u16 ggc; |
Arthur Heymans | 27f94ee | 2016-06-18 21:08:58 +0200 | [diff] [blame] | 1651 | u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96, |
| 1652 | 160, 224, 352 }; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1653 | u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4}; |
| 1654 | |
| 1655 | ggc = pci_read_config16(PCI_DEV(0,0,0), 0x52); |
| 1656 | gfxsize = ggc2uma[(ggc & 0xf0) >> 4]; |
| 1657 | gttsize = ggc2gtt[(ggc & 0xf00) >> 8]; |
| 1658 | tsegsize = 1; // 1MB TSEG |
Damien Zammit | 523e90f | 2016-09-05 02:32:40 +1000 | [diff] [blame] | 1659 | mmiosize = 0x800; // 2GB MMIO |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1660 | tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1661 | tolud = MIN(0x1000 - mmiosize, tom); |
Damien Zammit | d63115d | 2016-01-22 19:11:44 +1100 | [diff] [blame] | 1662 | |
| 1663 | reclaim = false; |
| 1664 | if ((tom - tolud) > 0x40) |
| 1665 | reclaim = true; |
| 1666 | |
| 1667 | if (reclaim) { |
| 1668 | tolud = tolud & ~0x3f; |
| 1669 | tom = tom & ~0x3f; |
| 1670 | reclaimbase = MAX(0x1000, tom); |
| 1671 | reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40; |
| 1672 | } |
| 1673 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1674 | touud = tom; |
Damien Zammit | d63115d | 2016-01-22 19:11:44 +1100 | [diff] [blame] | 1675 | if (reclaim) |
| 1676 | touud = reclaimlimit + 0x40; |
| 1677 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1678 | gfxbase = tolud - gfxsize; |
| 1679 | gttbase = gfxbase - gttsize; |
| 1680 | tsegbase = gttbase - tsegsize; |
| 1681 | |
| 1682 | pci_write_config16(PCI_DEV(0,0,0), 0xb0, tolud << 4); |
| 1683 | pci_write_config16(PCI_DEV(0,0,0), 0xa0, tom >> 6); |
Damien Zammit | d63115d | 2016-01-22 19:11:44 +1100 | [diff] [blame] | 1684 | if (reclaim) { |
| 1685 | pci_write_config16(PCI_DEV(0,0,0), 0x98, |
| 1686 | (u16)(reclaimbase >> 6)); |
| 1687 | pci_write_config16(PCI_DEV(0,0,0), 0x9a, |
| 1688 | (u16)(reclaimlimit >> 6)); |
| 1689 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1690 | pci_write_config16(PCI_DEV(0,0,0), 0xa2, touud); |
| 1691 | pci_write_config32(PCI_DEV(0,0,0), 0xa4, gfxbase << 20); |
| 1692 | pci_write_config32(PCI_DEV(0,0,0), 0xa8, gttbase << 20); |
| 1693 | pci_write_config32(PCI_DEV(0,0,0), 0xac, tsegbase << 20); |
| 1694 | } |
| 1695 | |
| 1696 | static void enhanced_ddr2(struct sysinfo *s) |
| 1697 | { |
| 1698 | u8 ch, reg8; |
| 1699 | |
| 1700 | MCHBAR32(0xfb0) = 0x1000d024; |
| 1701 | MCHBAR32(0xfb4) = 0xc842; |
| 1702 | MCHBAR32(0xfbc) = 0xf; |
| 1703 | MCHBAR32(0xfc4) = 0xfe22244; |
| 1704 | MCHBAR8(0x12f) = 0x5c; |
| 1705 | MCHBAR8(0xfb0) = (MCHBAR8(0xfb0) & ~1) | 1; |
| 1706 | MCHBAR8(0x12f) = MCHBAR8(0x12f) | 0x2; |
| 1707 | MCHBAR8(0x6c0) = (MCHBAR8(0x6c0) & ~0xf0) | 0xa0; |
| 1708 | MCHBAR32(0xfa8) = 0x30d400; |
| 1709 | |
| 1710 | FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) { |
| 1711 | MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1; |
| 1712 | MCHBAR32(0x400*ch + 0x278) = 0x88141881; |
| 1713 | MCHBAR16(0x400*ch + 0x27c) = 0x0041; |
| 1714 | MCHBAR8(0x400*ch + 0x292) = 0xf2; |
| 1715 | MCHBAR16(0x400*ch + 0x272) = MCHBAR16(0x400*ch + 0x272) | 0x100; |
| 1716 | MCHBAR8(0x400*ch + 0x243) = (MCHBAR8(0x400*ch + 0x243) & ~0x2) | 1; |
| 1717 | MCHBAR32(0x400*ch + 0x288) = 0x8040200; |
| 1718 | MCHBAR32(0x400*ch + 0x28c) = 0xff402010; |
| 1719 | MCHBAR32(0x400*ch + 0x290) = 0x4f2091c; |
| 1720 | } |
| 1721 | |
| 1722 | reg8 = pci_read_config8(PCI_DEV(0,0,0), 0xf0); |
| 1723 | pci_write_config8(PCI_DEV(0,0,0), 0xf0, reg8 | 1); |
| 1724 | MCHBAR32(0xfa0) = (MCHBAR32(0xfa0) & ~0x20002) | 0x2; |
| 1725 | MCHBAR32(0xfa4) = (MCHBAR32(0xfa4) & ~0x219100c3) | 0x219100c2; |
| 1726 | MCHBAR32(0x2c) = 0x44a53; |
| 1727 | MCHBAR32(0x30) = 0x1f5a86; |
| 1728 | MCHBAR32(0x34) = 0x1902810; |
| 1729 | MCHBAR32(0x38) = 0xf7000000; |
| 1730 | MCHBAR32(0x3c) = 0x23014410; |
| 1731 | MCHBAR32(0x40) = (MCHBAR32(0x40) & ~0x8f038000) | 0x8f038000; |
| 1732 | MCHBAR32(0x20) = 0x33001; |
| 1733 | pci_write_config8(PCI_DEV(0,0,0), 0xf0, reg8 & ~1); |
| 1734 | } |
| 1735 | |
| 1736 | static void power_ddr2(struct sysinfo *s) |
| 1737 | { |
| 1738 | u32 reg1, reg2, reg3, reg4, clkgate, x592; |
| 1739 | u8 lane, ch; |
| 1740 | u8 twl = 0; |
| 1741 | u16 x264, x23c; |
| 1742 | |
| 1743 | twl = s->selected_timings.CAS - 1; |
| 1744 | x264 = 0x78; |
| 1745 | switch (s->selected_timings.mem_clk) { |
| 1746 | default: |
| 1747 | case MEM_CLOCK_667MHz: |
| 1748 | reg1 = 0x99; |
| 1749 | reg2 = 0x1048a9; |
| 1750 | clkgate = 0x230000; |
| 1751 | x23c = 0x7a89; |
| 1752 | break; |
| 1753 | case MEM_CLOCK_800MHz: |
| 1754 | if (s->selected_timings.CAS == 5) { |
| 1755 | reg1 = 0x19a; |
| 1756 | reg2 = 0x1048aa; |
| 1757 | } else { |
| 1758 | reg1 = 0x9a; |
| 1759 | reg2 = 0x2158aa; |
| 1760 | x264 = 0x89; |
| 1761 | } |
| 1762 | clkgate = 0x280000; |
| 1763 | x23c = 0x7b89; |
| 1764 | break; |
| 1765 | } |
| 1766 | reg3 = 0x232; |
| 1767 | reg4 = 0x2864; |
| 1768 | |
| 1769 | if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1)) { |
| 1770 | MCHBAR32(0x14) = 0x0010461f; |
| 1771 | } else { |
| 1772 | MCHBAR32(0x14) = 0x0010691f; |
| 1773 | } |
| 1774 | MCHBAR32(0x18) = 0xdf6437f7; |
| 1775 | MCHBAR32(0x1c) = 0x0; |
| 1776 | MCHBAR32(0x24) = (MCHBAR32(0x24) & ~0xe0000000) | 0x30000000; |
| 1777 | MCHBAR32(0x44) = (MCHBAR32(0x44) & ~0x1fef0000) | 0x6b0000; |
| 1778 | MCHBAR16(0x115) = (u16) reg1; |
| 1779 | MCHBAR32(0x117) = (MCHBAR32(0x117) & ~0xffffff) | reg2; |
| 1780 | MCHBAR8(0x124) = 0x7; |
| 1781 | MCHBAR16(0x12a) = (MCHBAR16(0x12a) & 0) | 0x80; |
| 1782 | MCHBAR8(0x12c) = (MCHBAR8(0x12c) & 0) | 0xa0; |
| 1783 | MCHBAR16(0x174) = MCHBAR16(0x174) & ~(1 << 15); |
| 1784 | MCHBAR16(0x188) = (MCHBAR16(0x188) & ~0x1f00) | 0x1f00; |
| 1785 | MCHBAR8(0x18c) = MCHBAR8(0x18c) & ~0x8; |
| 1786 | MCHBAR8(0x192) = (MCHBAR8(0x192) & ~1) | 1; |
| 1787 | MCHBAR8(0x193) = (MCHBAR8(0x193) & ~0xf) | 0xf; |
| 1788 | MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x480) | 0x80; |
| 1789 | MCHBAR16(0x210) = (MCHBAR16(0x210) & ~0x1fff) | 0x3f; // | clockgatingiii |
| 1790 | MCHBAR32(0x6d1) = (MCHBAR32(0x6d1) & ~0xff03ff) | 0x100 | clkgate; |
| 1791 | MCHBAR8(0x212) = (MCHBAR8(0x212) & ~0x7f) | 0x7f; |
| 1792 | MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0xffff0) | 0xcc5f0; |
| 1793 | MCHBAR8(0x2c4) = (MCHBAR8(0x2c4) & ~0x70) | 0x70; |
| 1794 | MCHBAR32(0x2d1) = (MCHBAR32(0x2d1) & ~0xffffff) | 0xff2831; // | clockgatingi |
| 1795 | MCHBAR32(0x2d4) = 0x40453600; |
| 1796 | MCHBAR32(0x300) = 0xc0b0a08; |
| 1797 | MCHBAR32(0x304) = 0x6040201; |
| 1798 | MCHBAR32(0x30c) = (MCHBAR32(0x30c) & ~0x43c0f) | 0x41405; |
| 1799 | MCHBAR16(0x610) = 0x232; |
| 1800 | MCHBAR16(0x612) = 0x2864; |
| 1801 | MCHBAR32(0x62c) = (MCHBAR32(0x62c) & ~0xc000000) | 0x4000000; |
| 1802 | MCHBAR32(0xae4) = 0; |
| 1803 | MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0xf0000) | 0x10000; |
| 1804 | MCHBAR32(0xf00) = 0x393a3b3c; |
| 1805 | MCHBAR32(0xf04) = 0x3d3e3f40; |
| 1806 | MCHBAR32(0xf08) = 0x393a3b3c; |
| 1807 | MCHBAR32(0xf0c) = 0x3d3e3f40; |
| 1808 | MCHBAR32(0xf18) = MCHBAR32(0xf18) & ~0xfff00001; |
| 1809 | MCHBAR32(0xf48) = 0xfff0ffe0; |
| 1810 | MCHBAR32(0xf4c) = 0xffc0ff00; |
| 1811 | MCHBAR32(0xf50) = 0xfc00f000; |
| 1812 | MCHBAR32(0xf54) = 0xc0008000; |
| 1813 | MCHBAR32(0xf6c) = (MCHBAR32(0xf6c) & ~0xffff0000) | 0xffff0000; |
| 1814 | MCHBAR32(0xfac) = MCHBAR32(0xfac) & ~0x80000000; |
| 1815 | MCHBAR32(0xfb8) = MCHBAR32(0xfb8) & ~0xff000000; |
| 1816 | MCHBAR32(0xfbc) = (MCHBAR32(0xfbc) & ~0x7f800) | 0xf000; |
| 1817 | MCHBAR32(0x1104) = 0x3003232; |
| 1818 | MCHBAR32(0x1108) = 0x74; |
| 1819 | if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) { |
| 1820 | MCHBAR32(0x110c) = 0xaa; |
| 1821 | } else { |
| 1822 | MCHBAR32(0x110c) = 0x100; |
| 1823 | } |
| 1824 | MCHBAR32(0x1110) = 0x10810350 & ~0x78; |
| 1825 | MCHBAR32(0x1114) = 0; |
| 1826 | if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) { |
| 1827 | twl = 5; |
| 1828 | } else { |
| 1829 | twl = 6; |
| 1830 | } |
| 1831 | x592 = 0xff; |
| 1832 | if (pci_read_config8(PCI_DEV(0,0,0), 0x8) < 3) { |
| 1833 | x592 = ~0x4; |
| 1834 | } |
| 1835 | FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) { |
| 1836 | MCHBAR8(0x400*ch + 0x239) = twl + 15; |
| 1837 | MCHBAR16(0x400*ch + 0x23c) = x23c; |
| 1838 | MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0x706033) | 0x406033; |
| 1839 | MCHBAR32(0x400*ch + 0x260) = (MCHBAR32(0x400*ch + 0x260) & ~(1 << 16)) | (1 << 16); |
| 1840 | MCHBAR8(0x400*ch + 0x264) = x264; |
| 1841 | MCHBAR8(0x400*ch + 0x592) = (MCHBAR8(0x400*ch + 0x592) & ~0x3f) | (0x3c & x592); |
| 1842 | MCHBAR8(0x400*ch + 0x593) = (MCHBAR8(0x400*ch + 0x593) & ~0x1f) | 0x1e; |
| 1843 | } |
| 1844 | |
| 1845 | for (lane = 0; lane < 8; lane++) { |
| 1846 | MCHBAR8(0x561 + (lane << 2)) = MCHBAR8(0x561 + (lane << 2)) & ~(1 << 3); |
| 1847 | } |
| 1848 | } |
| 1849 | |
| 1850 | void raminit_ddr2(struct sysinfo *s) |
| 1851 | { |
| 1852 | u8 ch; |
| 1853 | u8 r, bank; |
| 1854 | u32 reg32; |
| 1855 | |
| 1856 | // Select timings based on SPD info |
| 1857 | sdram_detect_smallest_params2(s); |
| 1858 | |
| 1859 | // Reset if required |
| 1860 | checkreset_ddr2(s); |
| 1861 | |
| 1862 | // Clear self refresh |
| 1863 | MCHBAR32(0xf14) = MCHBAR32(0xf14) | 0x3; |
| 1864 | |
| 1865 | // Clear host clk gate reg |
| 1866 | MCHBAR32(0x1c) = MCHBAR32(0x1c) | 0xffffffff; |
| 1867 | |
| 1868 | // Select DDR2 |
| 1869 | MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4; |
| 1870 | |
| 1871 | // Set freq |
| 1872 | MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0x70) | |
| 1873 | (s->selected_timings.mem_clk << 4) | (1 << 10); |
| 1874 | |
| 1875 | // Overwrite freq if chipset rejects it |
| 1876 | s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4; |
| 1877 | if (s->selected_timings.mem_clk > (s->max_fsb + 3)) { |
| 1878 | die("Error: DDR is faster than FSB, halt\n"); |
| 1879 | } |
| 1880 | |
| 1881 | udelay(250000); |
| 1882 | |
| 1883 | // Program clock crossing |
| 1884 | clkcross_ddr2(s); |
| 1885 | printk(BIOS_DEBUG, "Done clk crossing\n"); |
| 1886 | |
| 1887 | // DDR2 IO |
| 1888 | setioclk_ddr2(s); |
| 1889 | printk(BIOS_DEBUG, "Done I/O clk\n"); |
| 1890 | |
| 1891 | // Grant to launch |
| 1892 | launch_ddr2(s); |
| 1893 | printk(BIOS_DEBUG, "Done launch\n"); |
| 1894 | |
| 1895 | // Program DDR2 timings |
| 1896 | timings_ddr2(s); |
| 1897 | printk(BIOS_DEBUG, "Done timings\n"); |
| 1898 | |
| 1899 | // Program DLL |
| 1900 | dll_ddr2(s); |
| 1901 | |
| 1902 | // RCOMP |
| 1903 | rcomp_ddr2(s); |
| 1904 | printk(BIOS_DEBUG, "RCOMP\n"); |
| 1905 | |
| 1906 | // ODT |
| 1907 | odt_ddr2(s); |
| 1908 | printk(BIOS_DEBUG, "Done ODT\n"); |
| 1909 | |
| 1910 | // RCOMP update |
| 1911 | while ((MCHBAR8(0x130) & 1) != 0 ); |
| 1912 | printk(BIOS_DEBUG, "Done RCOMP update\n"); |
| 1913 | |
| 1914 | // Set defaults |
| 1915 | MCHBAR32(0x260) = (MCHBAR32(0x260) & ~1) | 0xf00000; |
| 1916 | MCHBAR32(0x660) = (MCHBAR32(0x660) & ~1) | 0xf00000; |
| 1917 | MCHBAR32(0x208) = 0x01010101; |
| 1918 | MCHBAR32(0x608) = 0x01010101; |
| 1919 | MCHBAR32(0x200) = 0x00040002; |
| 1920 | MCHBAR32(0x204) = 0x00080006; |
| 1921 | MCHBAR32(0x600) = 0x00040002; |
| 1922 | MCHBAR32(0x604) = 0x00100006; |
| 1923 | MCHBAR8(0x111) = MCHBAR8(0x111) | 0x2; |
| 1924 | MCHBAR32(0x104) = 0; |
| 1925 | MCHBAR16(0x102) = 0x400; |
| 1926 | MCHBAR8(0x100) = (2 << 5) | (3 << 3); |
| 1927 | MCHBAR16(0x10e) = 0; |
| 1928 | MCHBAR32(0x108) = 0; |
| 1929 | pci_write_config16(PCI_DEV(0,0,0), 0xb0, 0x4000); |
| 1930 | pci_write_config16(PCI_DEV(0,0,0), 0xa0, 0x0010); |
| 1931 | pci_write_config16(PCI_DEV(0,0,0), 0xa2, 0x0400); |
| 1932 | pci_write_config32(PCI_DEV(0,0,0), 0xa4, 0x40000000); |
| 1933 | pci_write_config32(PCI_DEV(0,0,0), 0xa8, 0x40000000); |
| 1934 | pci_write_config32(PCI_DEV(0,0,0), 0xac, 0x40000000); |
| 1935 | |
| 1936 | // IOBUFACT |
| 1937 | if (CHANNEL_IS_POPULATED(s->dimms, 0)) { |
| 1938 | MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f; |
| 1939 | MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x7; |
| 1940 | } |
| 1941 | if (CHANNEL_IS_POPULATED(s->dimms, 1)) { |
| 1942 | if (pci_read_config8(PCI_DEV(0,0,0), 0x8) < 2) { |
| 1943 | MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f; |
| 1944 | MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 1; |
| 1945 | } |
| 1946 | MCHBAR8(0x9dd) = (MCHBAR8(0x9dd) & ~0x3f) | 0x3f; |
| 1947 | MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x7; |
| 1948 | } |
| 1949 | |
| 1950 | // Pre jedec |
| 1951 | MCHBAR8(0x40) = MCHBAR8(0x40) | 0x2; |
| 1952 | FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) { |
| 1953 | MCHBAR32(0x400*ch + 0x260) = MCHBAR32(0x400*ch + 0x260) | (1 << 27); |
| 1954 | } |
| 1955 | MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf000) | 0xf000; |
| 1956 | MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf00) | 0xf00; |
| 1957 | printk(BIOS_DEBUG, "Done pre-jedec\n"); |
| 1958 | |
| 1959 | // JEDEC reset |
| 1960 | jedec_ddr2(s); |
| 1961 | |
| 1962 | printk(BIOS_DEBUG, "Done jedec steps\n"); |
| 1963 | |
| 1964 | // After JEDEC reset |
| 1965 | MCHBAR8(0x40) = MCHBAR8(0x40) & ~0x2; |
| 1966 | FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) { |
| 1967 | if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) { |
| 1968 | reg32 = (2 << 18) | (3 << 13) | (5 << 8); |
| 1969 | } else { |
| 1970 | reg32 = (2 << 18) | (3 << 13) | (4 << 8); |
| 1971 | } |
| 1972 | MCHBAR32(0x400*ch + 0x274) = (MCHBAR32(0x400*ch + 0x274) & ~0xfff00) | reg32; |
| 1973 | MCHBAR8(0x400*ch + 0x274) = MCHBAR8(0x400*ch + 0x274) & ~0x80; |
| 1974 | MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1; |
| 1975 | MCHBAR32(0x400*ch + 0x278) = 0x88141881; |
| 1976 | MCHBAR16(0x400*ch + 0x27c) = 0x41; |
| 1977 | MCHBAR8(0x400*ch + 0x292) = 0xf2; |
| 1978 | MCHBAR8(0x400*ch + 0x271) = (MCHBAR8(0x400*ch + 0x271) & ~0xe) | 0xe; |
| 1979 | } |
| 1980 | MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x8; |
| 1981 | MCHBAR8(0x2c3) = MCHBAR8(0x2c3) | 0x40; |
| 1982 | MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x4; |
| 1983 | |
| 1984 | printk(BIOS_DEBUG, "Done post-jedec\n"); |
| 1985 | |
| 1986 | // Set DDR2 init complete |
| 1987 | FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) { |
| 1988 | MCHBAR32(0x400*ch + 0x268) = (MCHBAR32(0x400*ch + 0x268) & ~0xc0000000) | 0xc0000000; |
| 1989 | } |
| 1990 | |
| 1991 | // Receive enable |
| 1992 | rcven_ddr2(s); |
| 1993 | printk(BIOS_DEBUG, "Done rcven\n"); |
| 1994 | |
| 1995 | // Finish rcven |
| 1996 | FOR_EACH_CHANNEL(ch) { |
| 1997 | MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) & ~0xe; |
| 1998 | MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x2; |
| 1999 | MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x4; |
| 2000 | MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x8; |
| 2001 | } |
| 2002 | MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80; |
| 2003 | MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80; |
| 2004 | MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80; |
| 2005 | |
| 2006 | // Dummy writes / reads |
| 2007 | volatile u32 data; |
| 2008 | FOR_EACH_POPULATED_RANK(s->dimms, ch, r) { |
| 2009 | for (bank = 0; bank < 4; bank++) { |
| 2010 | reg32 = (ch << 29) | (r*0x8000000) | (bank << 12); |
| 2011 | write32((u32 *)reg32, 0xffffffff); |
| 2012 | data = read32((u32 *)reg32); |
| 2013 | printk(BIOS_DEBUG, "Wrote ones, Read: [0x%08x]=0x%08x\n", reg32, data); |
| 2014 | write32((u32 *)reg32, 0x00000000); |
| 2015 | data = read32((u32 *)reg32); |
| 2016 | printk(BIOS_DEBUG, "Wrote zeros, Read: [0x%08x]=0x%08x\n", reg32, data); |
| 2017 | } |
| 2018 | } |
| 2019 | printk(BIOS_DEBUG, "Done dummy reads\n"); |
| 2020 | |
| 2021 | // XXX tRD |
| 2022 | |
| 2023 | // XXX Write training |
| 2024 | |
| 2025 | // XXX Read training |
| 2026 | |
| 2027 | // DRADRB |
| 2028 | dradrb_ddr2(s); |
| 2029 | printk(BIOS_DEBUG, "Done DRADRB\n"); |
| 2030 | |
| 2031 | // Memory map |
| 2032 | mmap_ddr2(s); |
| 2033 | printk(BIOS_DEBUG, "Done memory map\n"); |
| 2034 | |
| 2035 | // Enhanced mode |
| 2036 | enhanced_ddr2(s); |
| 2037 | printk(BIOS_DEBUG, "Done enhanced mode\n"); |
| 2038 | |
| 2039 | // Periodic RCOMP |
| 2040 | MCHBAR16(0x160) = (MCHBAR16(0x160) & ~0xfff) | 0x999; |
| 2041 | MCHBAR16(0x1b4) = MCHBAR16(0x1b4) | 0x3000; |
| 2042 | MCHBAR8(0x130) = MCHBAR8(0x130) | 0x82; |
| 2043 | printk(BIOS_DEBUG, "Done PRCOMP\n"); |
| 2044 | |
| 2045 | // Power settings |
| 2046 | power_ddr2(s); |
| 2047 | printk(BIOS_DEBUG, "Done power settings\n"); |
| 2048 | |
| 2049 | // ME related |
Damien Zammit | d63115d | 2016-01-22 19:11:44 +1100 | [diff] [blame] | 2050 | if (RANK_IS_POPULATED(s->dimms, 0, 0) |
| 2051 | || RANK_IS_POPULATED(s->dimms, 1, 0)) { |
| 2052 | MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 0); |
| 2053 | } |
| 2054 | if (RANK_IS_POPULATED(s->dimms, 0, 1) |
| 2055 | || RANK_IS_POPULATED(s->dimms, 1, 1)) { |
| 2056 | MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 1); |
| 2057 | } |
| 2058 | MCHBAR32(0xa30) = MCHBAR32(0xa30) | (1 << 26); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2059 | |
| 2060 | printk(BIOS_DEBUG, "Done ddr2\n"); |
| 2061 | } |