blob: 2608a3e183268dae39a2d0cb4a2a85c8400b8d5e [file] [log] [blame]
/* SPDX-License-Identifier: GPL-2.0-only */
/* This file is part of the coreboot project. */
#ifndef __BASEBOARD_GPIO_H__
#define __BASEBOARD_GPIO_H__
#include <soc/gpe.h>
#include <soc/gpio.h>
/* EC in RW */
#define GPIO_EC_IN_RW GPP_B8
/* BIOS Flash Write Protect */
#define GPIO_PCH_WP GPP_B7
/* eSPI virtual wire reporting */
#define EC_SCI_GPI GPE0_ESPI
/* EC wake is LAN_WAKE# which is a special DeepSX wake pin */
#define GPE_EC_WAKE GPE0_LAN_WAK
/* Memory configuration board straps */
#define GPIO_MEM_CONFIG_0 GPP_H12
#define GPIO_MEM_CONFIG_1 GPP_H13
#define GPIO_MEM_CONFIG_2 GPP_H14
#define GPIO_MEM_CONFIG_3 GPP_H15
#endif /* BASEBOARD_GPIO_H */