| /* SPDX-License-Identifier: GPL-2.0-only */ |
| |
| #include <baseboard/gpio.h> |
| #include <baseboard/variants.h> |
| #include <commonlib/helpers.h> |
| |
| static const struct pad_config gpio_table[] = { |
| /* A17 : SD_VDD1_PWR_EN */ |
| PAD_NC(GPP_A17, NONE), |
| /* A18 : GPP_A18 */ |
| PAD_NC(GPP_A18, NONE), |
| /* A19 : GPP_A19 */ |
| PAD_NC(GPP_A19, NONE), |
| /* A20 : TOUCH_INT_ODL */ |
| PAD_CFG_GPI_IRQ_WAKE(GPP_A20, NONE, PLTRST, LEVEL, INVERT), |
| /* A21 : FPMCU_PCH_BOOT0 */ |
| PAD_NC(GPP_A21, NONE), |
| /* A22 : FPMCU_PCH_INT_L */ |
| PAD_NC(GPP_A22, NONE), |
| /* A23 : M2_WLAN_INT_ODL */ |
| PAD_CFG_GPI_APIC(GPP_A23, NONE, PLTRST, LEVEL, INVERT), |
| |
| /* C0 : SMBCLK */ |
| PAD_CFG_NF(GPP_C0, NONE, DEEP, NF1), |
| /* C1 : SMBDATA */ |
| PAD_CFG_NF(GPP_C1, NONE, DEEP, NF1), |
| /* C3 : GPP_C3 */ |
| PAD_NC(GPP_C3, NONE), |
| /* C4 : GPP_C4 */ |
| PAD_NC(GPP_C4, NONE), |
| /* C6: M2_WLAN_WAKE_ODL */ |
| PAD_CFG_GPI_SCI_LOW(GPP_C6, NONE, DEEP, EDGE_SINGLE), |
| /* C7 : LAN_WAKE_ODL */ |
| PAD_NC(GPP_C7, NONE), |
| /* C11 : GPP_C11 */ |
| PAD_NC(GPP_C11, NONE), |
| /* C15 : WLAN_OFF_L */ |
| PAD_CFG_GPO(GPP_C15, 1, DEEP), |
| /* C18 : GPP_C18 */ |
| PAD_NC(GPP_C18, NONE), |
| /* C19 : GPP_C19 */ |
| PAD_NC(GPP_C19, NONE), |
| |
| /* D16 : DMIC_ON_OFF MIC_SWITCH_L */ |
| PAD_CFG_GPI_GPIO_DRIVER(GPP_D16, NONE, DEEP), |
| |
| /* E2 : EN_PP_MST_OD */ |
| PAD_CFG_GPO(GPP_E2, 1, DEEP), |
| |
| /* F0 : GPP_F0 */ |
| PAD_NC(GPP_F0, NONE), |
| /* F1 : GPP_F1 */ |
| PAD_NC(GPP_F1, NONE), |
| /* F8 : GPP_F8 */ |
| PAD_NC(GPP_F8, NONE), |
| /* F9 : GPP_F9 */ |
| PAD_NC(GPP_F9, NONE), |
| /* F11 : EMMC_CMD */ |
| PAD_CFG_NF(GPP_F11, NONE, DEEP, NF1), |
| /* F12 : EMMC_DATA0 */ |
| PAD_CFG_NF(GPP_F12, NONE, DEEP, NF1), |
| /* F13 : EMMC_DATA1 */ |
| PAD_CFG_NF(GPP_F13, NONE, DEEP, NF1), |
| /* F14 : EMMC_DATA2 */ |
| PAD_CFG_NF(GPP_F14, NONE, DEEP, NF1), |
| /* F15 : EMMC_DATA3 */ |
| PAD_CFG_NF(GPP_F15, NONE, DEEP, NF1), |
| /* F16 : EMMC_DATA4 */ |
| PAD_CFG_NF(GPP_F16, NONE, DEEP, NF1), |
| /* F17 : EMMC_DATA5 */ |
| PAD_CFG_NF(GPP_F17, NONE, DEEP, NF1), |
| /* F18 : EMMC_DATA6 */ |
| PAD_CFG_NF(GPP_F18, NONE, DEEP, NF1), |
| /* F19 : EMMC_DATA7 */ |
| PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1), |
| /* F20 : EMMC_RCLK */ |
| PAD_CFG_NF(GPP_F20, NONE, DEEP, NF1), |
| /* F21 : EMMC_CLK */ |
| PAD_CFG_NF(GPP_F21, NONE, DEEP, NF1), |
| /* F22 : EMMC_RST_L */ |
| PAD_CFG_NF(GPP_F22, NONE, DEEP, NF1), |
| |
| /* G0 : SD_CMD */ |
| PAD_NC(GPP_G0, NONE), |
| /* G1 : SD_DATA0 */ |
| PAD_NC(GPP_G1, NONE), |
| /* G2 : SD_DATA1 */ |
| PAD_NC(GPP_G2, NONE), |
| /* G3 : SD_DATA2 */ |
| PAD_NC(GPP_G3, NONE), |
| /* G4 : SD_DATA3 */ |
| PAD_NC(GPP_G4, NONE), |
| /* G5 : SD_CD */ |
| PAD_NC(GPP_G5, NONE), |
| /* G6 : SD_CLK */ |
| PAD_NC(GPP_G6, NONE), |
| |
| /* H3 : SPK_AMP_ON */ |
| PAD_CFG_GPO(GPP_H3, 1, DEEP), |
| /* H4: LVDS_SDA */ |
| PAD_CFG_NF(GPP_H4, NONE, DEEP, NF1), |
| /* H5: LVDS_SDL */ |
| PAD_CFG_NF(GPP_H5, NONE, DEEP, NF1), |
| /* H6 : PCH_I2C_TOUCH_SDA */ |
| PAD_CFG_NF(GPP_H6, NONE, DEEP, NF1), |
| /* H7 : PCH_I2C_TOUCH_SDL */ |
| PAD_CFG_NF(GPP_H7, NONE, DEEP, NF1), |
| }; |
| |
| const struct pad_config *override_gpio_table(size_t *num) |
| { |
| *num = ARRAY_SIZE(gpio_table); |
| return gpio_table; |
| } |
| |
| /* Early pad configuration in bootblock */ |
| static const struct pad_config early_gpio_table[] = { |
| /* B14 : GPP_B14_STRAP */ |
| PAD_NC(GPP_B14, NONE), |
| /* B22 : GPP_B22_STRAP */ |
| PAD_NC(GPP_B22, NONE), |
| /* E19 : GPP_E19_STRAP */ |
| PAD_NC(GPP_E19, NONE), |
| /* E21 : GPP_E21_STRAP */ |
| PAD_NC(GPP_E21, NONE), |
| /* B15 : H1_SLAVE_SPI_CS_L */ |
| PAD_CFG_NF(GPP_B15, NONE, DEEP, NF1), |
| /* B16 : H1_SLAVE_SPI_CLK */ |
| PAD_CFG_NF(GPP_B16, NONE, DEEP, NF1), |
| /* B17 : H1_SLAVE_SPI_MISO_R */ |
| PAD_CFG_NF(GPP_B17, NONE, DEEP, NF1), |
| /* B18 : H1_SLAVE_SPI_MOSI_R */ |
| PAD_CFG_NF(GPP_B18, NONE, DEEP, NF1), |
| /* C14 : BT_DISABLE_L */ |
| PAD_CFG_GPO(GPP_C14, 0, DEEP), |
| /* PCH_WP_OD */ |
| PAD_CFG_GPI(GPP_C20, NONE, DEEP), |
| /* C21 : H1_PCH_INT_ODL */ |
| PAD_CFG_GPI_APIC(GPP_C21, NONE, PLTRST, LEVEL, INVERT), |
| /* C23 : WLAN_PE_RST# */ |
| PAD_CFG_GPO(GPP_C23, 1, DEEP), |
| /* E1 : M2_SSD_PEDET */ |
| PAD_CFG_NF(GPP_E1, NONE, DEEP, NF1), |
| /* E5 : SATA_DEVSLP1 */ |
| PAD_CFG_NF(GPP_E5, NONE, PLTRST, NF1), |
| }; |
| |
| const struct pad_config *variant_early_gpio_table(size_t *num) |
| { |
| *num = ARRAY_SIZE(early_gpio_table); |
| return early_gpio_table; |
| } |