| chip soc/intel/skylake |
| |
| # Enable deep Sx states |
| register "deep_s5_enable_ac" = "1" |
| register "deep_s5_enable_dc" = "1" |
| register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN" |
| |
| # GPE configuration |
| # Note that GPE events called out in ASL code rely on this |
| # route. i.e. If this route changes then the affected GPE |
| # offset bits also need to be changed. |
| register "gpe0_dw0" = "GPP_B" |
| register "gpe0_dw1" = "GPP_D" |
| register "gpe0_dw2" = "GPP_E" |
| |
| # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f |
| register "gen1_dec" = "0x00fc0801" |
| register "gen2_dec" = "0x000c0201" |
| |
| # Enable DPTF |
| register "dptf_enable" = "1" |
| |
| # FSP Configuration |
| register "DspEnable" = "1" |
| register "IoBufferOwnership" = "3" |
| register "ScsEmmcHs400Enabled" = "1" |
| register "SkipExtGfxScan" = "1" |
| register "SaGv" = "SaGv_Enabled" |
| |
| # Enabling SLP_S3#, SLP_S4#, SLP_SUS and SLP_A Stretch |
| # SLP_S3 Minimum Assertion Width. Values 0: 60us, 1: 1ms, 2: 50ms, 3: 2s |
| register "PmConfigSlpS3MinAssert" = "0x02" |
| |
| # SLP_S4 Minimum Assertion Width. Values 0: default, 1: 1s, 2: 2s, 3: 3s, 4: 4s |
| register "PmConfigSlpS4MinAssert" = "0x04" |
| |
| # SLP_SUS Minimum Assertion Width. Values 0: 0ms, 1: 500ms, 2: 1s, 3: 4s |
| register "PmConfigSlpSusMinAssert" = "0x03" |
| |
| # SLP_A Minimum Assertion Width. Values 0: 0ms, 1: 4s, 2: 98ms, 3: 2s |
| register "PmConfigSlpAMinAssert" = "0x03" |
| |
| |
| # VR Settings Configuration for 4 Domains |
| #+----------------+-----------+-----------+-------------+----------+ |
| #| Domain/Setting | SA | IA | GT Unsliced | GT | |
| #+----------------+-----------+-----------+-------------+----------+ |
| #| Psi1Threshold | 20A | 20A | 20A | 20A | |
| #| Psi2Threshold | 4A | 5A | 5A | 5A | |
| #| Psi3Threshold | 1A | 1A | 1A | 1A | |
| #| Psi3Enable | 1 | 1 | 1 | 1 | |
| #| Psi4Enable | 1 | 1 | 1 | 1 | |
| #| ImonSlope | 0 | 0 | 0 | 0 | |
| #| ImonOffset | 0 | 0 | 0 | 0 | |
| #| IccMax | 7A | 34A | 35A | 35A | |
| #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V | |
| #+----------------+-----------+-----------+-------------+----------+ |
| register "domain_vr_config[VR_SYSTEM_AGENT]" = "{ |
| .vr_config_enable = 1, |
| .psi1threshold = VR_CFG_AMP(20), |
| .psi2threshold = VR_CFG_AMP(4), |
| .psi3threshold = VR_CFG_AMP(1), |
| .psi3enable = 1, |
| .psi4enable = 1, |
| .imon_slope = 0x0, |
| .imon_offset = 0x0, |
| .icc_max = VR_CFG_AMP(7), |
| .voltage_limit = 1520, |
| }" |
| |
| register "domain_vr_config[VR_IA_CORE]" = "{ |
| .vr_config_enable = 1, |
| .psi1threshold = VR_CFG_AMP(20), |
| .psi2threshold = VR_CFG_AMP(5), |
| .psi3threshold = VR_CFG_AMP(1), |
| .psi3enable = 1, |
| .psi4enable = 1, |
| .imon_slope = 0x0, |
| .imon_offset = 0x0, |
| .icc_max = VR_CFG_AMP(34), |
| .voltage_limit = 1520, |
| }" |
| |
| register "domain_vr_config[VR_GT_UNSLICED]" = "{ |
| .vr_config_enable = 1, |
| .psi1threshold = VR_CFG_AMP(20), |
| .psi2threshold = VR_CFG_AMP(5), |
| .psi3threshold = VR_CFG_AMP(1), |
| .psi3enable = 1, |
| .psi4enable = 1, |
| .imon_slope = 0x0, |
| .imon_offset = 0x0, |
| .icc_max = VR_CFG_AMP(35), |
| .voltage_limit = 1520, |
| }" |
| |
| register "domain_vr_config[VR_GT_SLICED]" = "{ |
| .vr_config_enable = 1, |
| .psi1threshold = VR_CFG_AMP(20), |
| .psi2threshold = VR_CFG_AMP(5), |
| .psi3threshold = VR_CFG_AMP(1), |
| .psi3enable = 1, |
| .psi4enable = 1, |
| .imon_slope = 0x0, |
| .imon_offset = 0x0, |
| .icc_max = VR_CFG_AMP(35), |
| .voltage_limit = 1520, |
| }" |
| |
| # Enable Root port 1 and 5. |
| register "PcieRpEnable[0]" = "1" |
| register "PcieRpEnable[4]" = "1" |
| # Enable CLKREQ# |
| register "PcieRpClkReqSupport[0]" = "1" |
| register "PcieRpClkReqSupport[4]" = "1" |
| # RP 1 uses SRCCLKREQ1# while RP 5 uses SRCCLKREQ2# |
| register "PcieRpClkReqNumber[0]" = "1" |
| register "PcieRpClkReqNumber[4]" = "2" |
| |
| register "usb2_ports" = "{ |
| [0] = USB2_PORT_TYPE_C(OC0), /* Type-C Port 1 */ |
| [1] = USB2_PORT_TYPE_C(OC1), /* Type-C Port 2 */ |
| [2] = USB2_PORT_MID(OC_SKIP), /* Bluetooth */ |
| [4] = USB2_PORT_MID(OC2), /* Type-A Port (card) */ |
| [6] = USB2_PORT_FLEX(OC_SKIP), /* Camera */ |
| [8] = USB2_PORT_LONG(OC3), /* Type-A Port (board) */ |
| }" |
| |
| register "usb3_ports" = "{ |
| [0] = USB3_PORT_DEFAULT(OC0), /* Type-C Port 1 */ |
| [1] = USB3_PORT_DEFAULT(OC1), /* Type-C Port 2 */ |
| [2] = USB3_PORT_DEFAULT(OC2), /* Type-A Port (card) */ |
| [3] = USB3_PORT_DEFAULT(OC3), /* Type-A Port (board) */ |
| }" |
| |
| register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8" # I2C4 is 1.8V |
| |
| # Must leave UART0 enabled or SD/eMMC will not work as PCI |
| register "SerialIoDevMode" = "{ |
| [PchSerialIoIndexI2C0] = PchSerialIoPci, |
| [PchSerialIoIndexI2C1] = PchSerialIoPci, |
| [PchSerialIoIndexI2C2] = PchSerialIoDisabled, |
| [PchSerialIoIndexI2C3] = PchSerialIoDisabled, |
| [PchSerialIoIndexI2C4] = PchSerialIoPci, |
| [PchSerialIoIndexI2C5] = PchSerialIoDisabled, |
| [PchSerialIoIndexSpi0] = PchSerialIoDisabled, |
| [PchSerialIoIndexSpi1] = PchSerialIoDisabled, |
| [PchSerialIoIndexUart0] = PchSerialIoPci, |
| [PchSerialIoIndexUart1] = PchSerialIoDisabled, |
| [PchSerialIoIndexUart2] = PchSerialIoSkipInit, |
| }" |
| |
| # PL2 override 25W |
| register "power_limits_config" = "{ |
| .tdp_pl2_override = 25, |
| }" |
| |
| # Send an extra VR mailbox command for the PS4 exit issue |
| register "SendVrMbxCmd" = "2" |
| |
| # Use default SD card detect GPIO configuration |
| register "sdcard_cd_gpio" = "GPP_A7" |
| |
| device cpu_cluster 0 on end |
| device domain 0 on |
| device ref igpu on end |
| device ref sa_thermal on end |
| device ref south_xhci on end |
| device ref thermal on end |
| device ref i2c0 on |
| chip drivers/i2c/generic |
| register "hid" = ""ELAN0001"" |
| register "desc" = ""ELAN Touchscreen"" |
| register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)" |
| device i2c 10 on end |
| end |
| end |
| device ref i2c1 on |
| chip drivers/i2c/generic |
| register "hid" = ""ELAN0000"" |
| register "desc" = ""ELAN Touchpad"" |
| register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_B3_IRQ)" |
| register "wake" = "GPE0_DW0_05" |
| device i2c 15 on end |
| end |
| end |
| device ref heci1 on end |
| device ref uart2 on end |
| device ref i2c4 on |
| chip drivers/i2c/nau8825 |
| register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_F10_IRQ)" |
| register "jkdet_enable" = "1" |
| register "jkdet_pull_enable" = "1" |
| register "jkdet_pull_up" = "1" |
| register "jkdet_polarity" = "1" # ActiveLow |
| register "vref_impedance" = "2" # 125kOhm |
| register "micbias_voltage" = "6" # 2.754 |
| register "sar_threshold_num" = "4" |
| register "sar_threshold[0]" = "0x08" |
| register "sar_threshold[1]" = "0x12" |
| register "sar_threshold[2]" = "0x26" |
| register "sar_threshold[3]" = "0x73" |
| register "sar_hysteresis" = "0" |
| register "sar_voltage" = "6" |
| register "sar_compare_time" = "1" # 1us |
| register "sar_sampling_time" = "1" # 4us |
| register "short_key_debounce" = "3" # 30ms |
| register "jack_insert_debounce" = "7" # 512ms |
| register "jack_eject_debounce" = "0" |
| device i2c 1a on end |
| end |
| chip drivers/i2c/generic |
| register "hid" = ""INT343B"" |
| register "desc" = ""SSM4567 Left Speaker Amp"" |
| register "uid" = "0" |
| register "device_present_gpio" = "GPP_E3" |
| device i2c 34 on end |
| end |
| chip drivers/i2c/generic |
| register "hid" = ""INT343B"" |
| register "desc" = ""SSM4567 Right Speaker Amp"" |
| register "uid" = "1" |
| register "device_present_gpio" = "GPP_E3" |
| device i2c 35 on end |
| end |
| end |
| device ref pcie_rp1 on |
| chip drivers/wifi/generic |
| register "wake" = "GPE0_DW0_16" |
| device pci 00.0 on end |
| end |
| end |
| device ref pcie_rp5 on end |
| device ref uart0 on end |
| device ref emmc on end |
| device ref sdxc on end |
| device ref lpc_espi on |
| chip drivers/pc80/tpm |
| device pnp 0c31.0 on end |
| end |
| chip ec/google/chromeec |
| device pnp 0c09.0 on end |
| end |
| end |
| device ref hda on |
| chip drivers/generic/max98357a |
| register "hid" = ""MX98357A"" |
| register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_E3)" |
| register "device_present_gpio" = "GPP_E3" |
| register "device_present_gpio_invert" = "1" |
| device generic 0 on end |
| end |
| end |
| device ref smbus on end |
| device ref fast_spi on end |
| end |
| end |