| /* SPDX-License-Identifier: GPL-2.0-only */ |
| /* This file is part of the coreboot project. */ |
| |
| #include <arch/acpi.h> |
| DefinitionBlock( |
| "dsdt.aml", |
| "DSDT", |
| 0x02, // DSDT revision: ACPI v2.0 and up |
| OEM_ID, |
| ACPI_TABLE_CREATOR, |
| 0x20110725 // OEM revision |
| ) |
| { |
| #include <soc/intel/cannonlake/acpi/platform.asl> |
| #include <soc/intel/common/block/acpi/acpi/globalnvs.asl> |
| #include <cpu/intel/common/acpi/cpu.asl> |
| |
| Device (\_SB.PCI0) |
| { |
| #include <soc/intel/common/block/acpi/acpi/northbridge.asl> |
| #include <soc/intel/cannonlake/acpi/southbridge.asl> |
| } |
| |
| #include <southbridge/intel/common/acpi/sleepstates.asl> |
| |
| Scope (\_SB.PCI0.LPCB) |
| { |
| #include <drivers/pc80/pc/ps2_controller.asl> |
| #include "acpi/ec.asl" |
| } |
| |
| #include "acpi/mainboard.asl" |
| } |