blob: e12356754bf8f5c70704b877ee6e3e6ca6dd688f [file] [log] [blame]
/* SPDX-License-Identifier: GPL-2.0-or-later */
#include <baseboard/gpio.h>
#include <baseboard/variants.h>
#include <commonlib/helpers.h>
#include <soc/gpio.h>
/* Pad configuration in ramstage */
static const struct pad_config override_gpio_table[] = {
/* R4 : I2S2_SCLK ==> I2S_SPK_BCLK_R */
PAD_CFG_NF(GPP_R4, NONE, DEEP, NF2),
/* R5 : I2S2_SFRM ==> I2S_SPK_LRCK_R */
PAD_CFG_NF(GPP_R5, NONE, DEEP, NF2),
/* R6 : I2S2_TXD ==> I2S_SPK_AUDIO_R */
PAD_CFG_NF(GPP_R6, NONE, DEEP, NF2),
/* R7 : I2S2_RXD ==> NC */
PAD_NC(GPP_R7, NONE),
/* S0 : NC */
PAD_NC(GPP_S0, NONE),
/* S1 : NC */
PAD_NC(GPP_S1, NONE),
/* S2 : DMIC_CKL_A_0 ==> DMIC_UCAM_CLK_R */
PAD_CFG_NF(GPP_S2, NONE, DEEP, NF2),
/* S3 : DMIC_DATA_0 ==> DMIC_UCAM_DATA */
PAD_CFG_NF(GPP_S3, NONE, DEEP, NF2),
/* S6 : DMIC_CLK_A_1 ==> DMIC_WCAM_CLK_R */
PAD_CFG_NF(GPP_S6, NONE, DEEP, NF2),
/* S7 : DMIC_DATA_1 ==> DMIC_WCAM_DATA */
PAD_CFG_NF(GPP_S6, NONE, DEEP, NF2),
};
/* Early pad configuration in bootblock */
static const struct pad_config early_gpio_table[] = {
/* A13 : GPP_A13 ==> GSC_SOC_INT_ODL */
PAD_CFG_GPI_APIC(GPP_A13, NONE, PLTRST, LEVEL, INVERT),
/* E12 : THC0_SPI1_IO1 ==> SOC_WP_OD */
PAD_CFG_GPI_GPIO_DRIVER(GPP_E12, NONE, DEEP),
/* F18 : THC1_SPI2_INT# ==> EC_IN_RW_OD */
PAD_CFG_GPI(GPP_F18, NONE, DEEP),
/* H4 : I2C0_SDA ==> SOC_I2C_GSC_SDA */
PAD_CFG_NF(GPP_H4, NONE, DEEP, NF1),
/* H5 : I2C0_SCL ==> SOC_I2C_GSC_SCL */
PAD_CFG_NF(GPP_H5, NONE, DEEP, NF1),
/* H10 : UART0_RXD ==> UART_SOC_RX_DBG_TX */
PAD_CFG_NF(GPP_H10, NONE, DEEP, NF2),
/* H11 : UART0_TXD ==> UART_SOC_TX_DBG_RX */
PAD_CFG_NF(GPP_H11, NONE, DEEP, NF2),
};
const struct pad_config *variant_gpio_override_table(size_t *num)
{
*num = ARRAY_SIZE(override_gpio_table);
return override_gpio_table;
}
const struct pad_config *variant_early_gpio_table(size_t *num)
{
*num = ARRAY_SIZE(early_gpio_table);
return early_gpio_table;
}