| chip soc/intel/tigerlake |
| |
| # GPE configuration |
| # Note that GPE events called out in ASL code rely on this |
| # route. i.e. If this route changes then the affected GPE |
| # offset bits also need to be changed. |
| register "pmc_gpe0_dw0" = "GPP_B" |
| register "pmc_gpe0_dw1" = "GPP_C" |
| register "pmc_gpe0_dw2" = "GPP_D" |
| |
| # FSP configuration |
| register "SaGv" = "SaGv_Enabled" |
| |
| # CNVi BT enable/disable |
| register "CnviBtCore" = "true" |
| |
| register "usb2_ports[0]" = "USB2_PORT_MID(OC0)" # Type-C Port1 |
| register "usb2_ports[1]" = "USB2_PORT_EMPTY" # M.2 WWAN |
| register "usb2_ports[2]" = "USB2_PORT_MID(OC3)" # M.2 Bluetooth |
| register "usb2_ports[3]" = "USB2_PORT_MID(OC0)" # USB3/2 Type A port1 |
| register "usb2_ports[4]" = "USB2_PORT_MID(OC0)" # Type-C Port2 |
| register "usb2_ports[5]" = "USB2_PORT_MID(OC3)" # Type-C Port3 |
| register "usb2_ports[6]" = "USB2_PORT_MID(OC3)" # Type-C Port4 |
| register "usb2_ports[7]" = "USB2_PORT_MID(OC0)" # USB3/2 Type A port2 |
| register "usb2_ports[8]" = "USB2_PORT_MID(OC3)" # USB2 Type A port3 |
| register "usb2_ports[9]" = "USB2_PORT_MID(OC3)" # USB2 Type A port4 |
| |
| register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # USB3/2 Type A port1 |
| register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC0)" # USB3/2 Type A port2 |
| |
| # CPU replacement check |
| register "CpuReplacementCheck" = "1" |
| |
| # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f |
| register "gen1_dec" = "0x00fc0801" |
| register "gen2_dec" = "0x000c0201" |
| # EC memory map range is 0x900-0x9ff |
| register "gen3_dec" = "0x00fc0901" |
| |
| register "PcieRpEnable[2]" = "1" |
| register "PcieRpEnable[3]" = "1" |
| register "PcieRpEnable[8]" = "1" |
| register "PcieRpEnable[10]" = "1" |
| register "PcieRpSlotImplemented[2]" = "1" |
| register "PcieRpSlotImplemented[3]" = "1" |
| register "PcieRpSlotImplemented[8]" = "1" |
| register "PcieRpSlotImplemented[10]" = "1" |
| |
| # Enable RP LTR |
| register "PcieRpLtrEnable[2]" = "1" |
| register "PcieRpLtrEnable[3]" = "1" |
| register "PcieRpLtrEnable[8]" = "1" |
| register "PcieRpLtrEnable[10]" = "1" |
| |
| # Hybrid storage mode |
| register "HybridStorageMode" = "1" |
| |
| register "PcieClkSrcClkReq[1]" = "1" |
| register "PcieClkSrcClkReq[2]" = "2" |
| register "PcieClkSrcClkReq[3]" = "3" |
| |
| register "PcieClkSrcUsage[1]" = "0x2" |
| register "PcieClkSrcUsage[2]" = "0x3" |
| register "PcieClkSrcUsage[3]" = "0x8" |
| |
| register "SataSalpSupport" = "1" |
| register "SataPortsEnable[0]" = "1" |
| register "SataPortsEnable[1]" = "1" |
| |
| # enabling EDP in PortA |
| register "DdiPortAConfig" = "DDI_PORT_CFG_EDP" |
| |
| register "DdiPortBHpd" = "1" |
| register "DdiPort1Hpd" = "1" |
| register "DdiPort1Ddc" = "1" |
| |
| register "SerialIoI2cMode" = "{ |
| [PchSerialIoIndexI2C0] = PchSerialIoPci, |
| [PchSerialIoIndexI2C1] = PchSerialIoPci, |
| [PchSerialIoIndexI2C2] = PchSerialIoPci, |
| [PchSerialIoIndexI2C3] = PchSerialIoPci, |
| [PchSerialIoIndexI2C4] = PchSerialIoDisabled, |
| [PchSerialIoIndexI2C5] = PchSerialIoPci, |
| }" |
| |
| register "SerialIoGSpiMode" = "{ |
| [PchSerialIoIndexGSPI0] = PchSerialIoDisabled, |
| [PchSerialIoIndexGSPI1] = PchSerialIoPci, |
| [PchSerialIoIndexGSPI2] = PchSerialIoDisabled, |
| [PchSerialIoIndexGSPI3] = PchSerialIoDisabled, |
| }" |
| |
| register "SerialIoGSpiCsMode" = "{ |
| [PchSerialIoIndexGSPI0] = 0, |
| [PchSerialIoIndexGSPI1] = 1, |
| [PchSerialIoIndexGSPI2] = 0, |
| [PchSerialIoIndexGSPI3] = 0, |
| }" |
| |
| register "SerialIoGSpiCsState" = "{ |
| [PchSerialIoIndexGSPI0] = 0, |
| [PchSerialIoIndexGSPI1] = 0, |
| [PchSerialIoIndexGSPI2] = 0, |
| [PchSerialIoIndexGSPI3] = 0, |
| }" |
| |
| register "SerialIoUartMode" = "{ |
| [PchSerialIoIndexUART0] = PchSerialIoDisabled, |
| [PchSerialIoIndexUART1] = PchSerialIoDisabled, |
| [PchSerialIoIndexUART2] = PchSerialIoPci, |
| }" |
| |
| # TCSS USB3 |
| register "TcssXhciEn" = "1" |
| register "TcssAuxOri" = "0" |
| |
| # Enable S0ix |
| register "s0ix_enable" = "1" |
| |
| # Enable DPTF |
| register "dptf_enable" = "1" |
| |
| # Add PL1 and PL2 values |
| register "power_limits_config[POWER_LIMITS_U_2_CORE]" = "{ |
| .tdp_pl1_override = 15, |
| .tdp_pl2_override = 38, |
| .tdp_pl4 = 71, |
| }" |
| register "power_limits_config[POWER_LIMITS_U_4_CORE]" = "{ |
| .tdp_pl1_override = 15, |
| .tdp_pl2_override = 60, |
| .tdp_pl4 = 105, |
| }" |
| |
| #HD Audio |
| register "PchHdaDspEnable" = "1" |
| register "PchHdaAudioLinkHdaEnable" = "0" |
| register "PchHdaAudioLinkDmicEnable[0]" = "1" |
| register "PchHdaAudioLinkDmicEnable[1]" = "1" |
| register "PchHdaAudioLinkSspEnable[0]" = "1" |
| register "PchHdaAudioLinkSspEnable[1]" = "0" |
| register "PchHdaAudioLinkSspEnable[2]" = "1" |
| register "PchHdaAudioLinkSndwEnable[0]" = "1" |
| |
| # Intel Common SoC Config |
| register "common_soc_config" = "{ |
| .gspi[1] = { |
| .speed_mhz = 1, |
| .early_init = 1, |
| }, |
| .i2c[0] = { |
| .speed = I2C_SPEED_FAST, |
| }, |
| .i2c[1] = { |
| .speed = I2C_SPEED_FAST, |
| }, |
| .i2c[2] = { |
| .speed = I2C_SPEED_FAST, |
| }, |
| .i2c[3] = { |
| .speed = I2C_SPEED_FAST, |
| }, |
| .i2c[5] = { |
| .speed = I2C_SPEED_FAST, |
| }, |
| }" |
| |
| device domain 0 on |
| #From EDS(575683) |
| device pci 00.0 on end # Host Bridge 0x9A14:U/0x9A12:Y |
| device pci 02.0 on end # Graphics |
| device pci 04.0 on |
| # Default DPTF Policy for all tglrvp_up3 boards if not overridden |
| chip drivers/intel/dptf |
| register "policies.passive[0]" = "DPTF_PASSIVE(CPU, CPU, 95, 1000)" |
| register "policies.critical[0]" = "DPTF_CRITICAL(CPU, 105, SHUTDOWN)" |
| |
| # Power Limits Control |
| register "controls.power_limits.pl1" = "{ |
| .min_power = 3000, |
| .max_power = 15000, |
| .time_window_min = 28 * MSECS_PER_SEC, |
| .time_window_max = 32 * MSECS_PER_SEC, |
| .granularity = 200,}" |
| register "controls.power_limits.pl2" = "{ |
| .min_power = 60000, |
| .max_power = 60000, |
| .time_window_min = 28 * MSECS_PER_SEC, |
| .time_window_max = 32 * MSECS_PER_SEC, |
| .granularity = 1000,}" |
| device generic 0 on end |
| end |
| end # DPTF 0x9A04:U22/0x9A14:U42 |
| |
| device pci 05.0 on end # IPU 0x9A19 |
| device pci 06.0 on end # PEG60 0x9A09 |
| device pci 07.0 on end # TBT_PCIe0 0x9A23 |
| device pci 07.1 on end # TBT_PCIe1 0x9A25 |
| device pci 07.2 on end # TBT_PCIe2 0x9A27 |
| device pci 07.3 on end # TBT_PCIe3 0x9A29 |
| device pci 08.0 off end # GNA 0x9A11 |
| device pci 09.0 off end # NPK 0x9A33 |
| device pci 0a.0 off end # Crash-log SRAM 0x9A0D |
| device pci 0d.0 on end # USB xHCI 0x9A13 |
| device pci 0d.1 on end # USB xDCI (OTG) 0x9A15 |
| device pci 0d.2 on end # TBT DMA0 0x9A1B |
| device pci 0d.3 on end # TBT DMA1 0x9A1D |
| device pci 0e.0 off end # VMD 0x9A0B |
| |
| # From PCH EDS(576591) |
| device pci 10.6 off end # THC0 0xA0D0 |
| device pci 10.7 off end # THC1 0xA0D1 |
| device pci 12.0 on # SensorHUB 0xA0FC |
| chip drivers/intel/ish |
| register "firmware_name" = ""tglrvp_ish.bin"" |
| device generic 0 on end |
| end |
| end |
| device pci 12.6 off end # GSPI2 0x34FB |
| device pci 13.0 off end # GSPI3 0xA0FD |
| device pci 14.0 on end # USB3.1 xHCI 0xA0ED |
| device pci 14.1 on end # USB3.1 xDCI 0xA0EE |
| device pci 14.2 on end # Shared RAM 0xA0EF |
| device pci 14.3 on |
| chip drivers/wifi/generic |
| register "wake" = "GPE0_PME_B0" |
| device generic 0 on end |
| end |
| end # CNVi: WiFi 0xA0F0 - A0F3 |
| |
| device pci 15.0 on # I2C0 0xA0E8 |
| chip drivers/i2c/generic |
| register "hid" = ""10EC1308"" |
| register "name" = ""RTAM"" |
| register "desc" = ""Realtek RT1308 Codec"" |
| device i2c 10 on end |
| end |
| chip drivers/i2c/max98373 |
| register "vmon_slot_no" = "4" |
| register "imon_slot_no" = "5" |
| register "uid" = "0" |
| register "desc" = ""RIGHT SPEAKER AMP"" |
| register "name" = ""MAXR"" |
| device i2c 31 on end |
| end |
| chip drivers/i2c/max98373 |
| register "vmon_slot_no" = "6" |
| register "imon_slot_no" = "7" |
| register "uid" = "1" |
| register "desc" = ""LEFT SPEAKER AMP"" |
| register "name" = ""MAXL"" |
| device i2c 32 on end |
| end |
| chip drivers/i2c/generic |
| register "hid" = ""10EC5682"" |
| register "name" = ""RT58"" |
| register "desc" = ""Realtek RT5682"" |
| register "irq" = "ACPI_IRQ_EDGE_HIGH(GPP_C12_IRQ)" |
| register "probed" = "1" |
| # Set the jd_src to RT5668_JD1 for jack detection |
| register "property_list[0].type" = "ACPI_DP_TYPE_INTEGER" |
| register "property_list[0].name" = ""realtek,jd-src"" |
| register "property_list[0].integer" = "1" |
| device i2c 1a on end |
| end |
| end # I2C0 |
| device pci 15.1 on end # I2C1 0xA0E9 |
| device pci 15.2 on end # I2C2 0xA0EA |
| device pci 15.3 on end # I2C3 0xA0EB |
| device pci 16.0 on end # HECI1 0xA0E0 |
| device pci 16.1 off end # HECI2 0xA0E1 |
| device pci 16.2 off end # CSME 0xA0E2 |
| device pci 16.3 off end # CSME 0xA0E3 |
| device pci 16.4 off end # HECI3 0xA0E4 |
| device pci 16.5 off end # HECI4 0xA0E5 |
| device pci 17.0 on end # SATA 0xA0D3 |
| device pci 19.0 off end # I2C4 0xA0C5 |
| device pci 19.1 on end # I2C5 0xA0C6 |
| device pci 19.2 on end # UART2 0xA0C7 |
| device pci 1c.0 off end # RP1 0xA0B8 |
| device pci 1c.1 off end # RP2 0xA0B9 |
| device pci 1c.2 on end # RP3 0xA0BA |
| device pci 1c.3 on |
| chip soc/intel/common/block/pcie/rtd3 |
| register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B17)" |
| register "srcclk_pin" = "2" |
| device generic 0 on end |
| end |
| end # RP4 0xA0BB |
| device pci 1c.4 off end # RP5 0xA0BC |
| device pci 1c.5 off end # RP6 0xA0BD |
| device pci 1c.6 off end # RP7 0xA0BE |
| device pci 1c.7 off end # RP8 0xA0BF |
| device pci 1d.0 on end # RP9 0xA0B0 |
| device pci 1d.1 off end # RP10 0xA0B1 |
| device pci 1d.2 on end # RP11 0xA0B2 |
| device pci 1d.3 off end # RP12 0xA0B3 |
| device pci 1e.0 off end # UART0 0xA0A8 |
| device pci 1e.1 off end # UART1 0xA0A9 |
| device pci 1e.2 on end # GSPI0 0xA0AA |
| device pci 1e.3 on |
| chip drivers/spi/acpi |
| register "hid" = "ACPI_DT_NAMESPACE_HID" |
| register "compat_string" = ""google,cr50"" |
| register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_C22_IRQ)" |
| device spi 0 on end |
| end |
| end # GSPI1 0xA0AB |
| device pci 1f.0 on |
| chip ec/google/chromeec |
| use conn0 as mux_conn[0] |
| use conn1 as mux_conn[1] |
| device pnp 0c09.0 on end |
| end |
| end # eSPI 0xA080 - A09F |
| device pci 1f.1 on end # P2SB 0xA0A0 |
| device pci 1f.2 hidden # PMC 0xA0A1 |
| # The pmc_mux chip driver is a placeholder for the |
| # PMC.MUX device in the ACPI hierarchy. |
| chip drivers/intel/pmc_mux |
| device generic 0 on |
| chip drivers/intel/pmc_mux/conn |
| use usb2_port6 as usb2_port |
| use tcss_usb3_port3 as usb3_port |
| # SBU is fixed, HSL follows CC |
| register "sbu_orientation" = "TYPEC_ORIENTATION_NORMAL" |
| device generic 0 alias conn0 on end |
| end |
| chip drivers/intel/pmc_mux/conn |
| use usb2_port7 as usb2_port |
| use tcss_usb3_port4 as usb3_port |
| # SBU is fixed, HSL follows CC |
| register "sbu_orientation" = "TYPEC_ORIENTATION_NORMAL" |
| device generic 1 alias conn1 on end |
| end |
| end |
| end |
| end # PMC |
| device pci 1f.3 on end # Intel HD audio 0xA0C8-A0CF |
| device pci 1f.4 on end # SMBus 0xA0A3 |
| device pci 1f.5 on end # SPI 0xA0A4 |
| device pci 1f.6 off end # GbE 0x15E1/0x15E2 |
| device pci 1f.7 off end # TH 0xA0A6 |
| end |
| end |