| /* $NoKeywords:$ */ |
| /** |
| * @file |
| * |
| * FCH registers definition |
| * |
| * |
| * |
| * @xrefitem bom "File Content Label" "Release Content" |
| * @e project: AGESA |
| * @e sub-project: FCH |
| * @e \$Revision$ @e \$Date$ |
| * |
| */ |
| /***************************************************************************** |
| * |
| * Copyright (c) 2008 - 2016, Advanced Micro Devices, Inc. |
| * All rights reserved. |
| * |
| * Redistribution and use in source and binary forms, with or without |
| * modification, are permitted provided that the following conditions are met: |
| * * Redistributions of source code must retain the above copyright |
| * notice, this list of conditions and the following disclaimer. |
| * * Redistributions in binary form must reproduce the above copyright |
| * notice, this list of conditions and the following disclaimer in the |
| * documentation and/or other materials provided with the distribution. |
| * * Neither the name of Advanced Micro Devices, Inc. nor the names of |
| * its contributors may be used to endorse or promote products derived |
| * from this software without specific prior written permission. |
| * |
| * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND |
| * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED |
| * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
| * DISCLAIMED. IN NO EVENT SHALL ADVANCED MICRO DEVICES, INC. BE LIABLE FOR ANY |
| * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES |
| * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; |
| * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND |
| * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS |
| * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| * |
| ***************************************************************************/ |
| |
| #include <check_for_wrapper.h> |
| |
| #define FCH_REVISION "0.0.5.0" |
| #define FCH_ID "FCH_A05" |
| #define FCH_VERSION 0x0000 |
| |
| /** |
| * @page fchinitguide FCH implement phase in AGESA |
| * |
| * FCH provides below access to supported FCH service functions |
| * and data. |
| * - @subpage fchreset "FCH_INIT_RESET" |
| * - @subpage fchenv "FCH_INIT_ENV" |
| * - @subpage fchmid "FCH_INIT_MID" |
| * - @subpage fchlate "FCH_INIT_LATE" |
| * - @subpage fchs3early "FCH_INIT_S3_EARLY_RESTORE" |
| * - @subpage fchs3late "FCH_INIT_S3_LATE_RESTORE" |
| * - @subpage fchsmm "FCH_SMM_SERVICE" |
| * - @subpage fchsmmacpion "FCH_SMM_ACPION" |
| */ |
| |
| /*--------------------------- Documentation Pages ---------------------------*/ |
| /** |
| * @page fchreset FCH_INIT_RESET |
| * @section FCH_INIT_RESET Interface Call |
| * @par |
| * Initialize structure referenced by FCH_RESET_DATA_BLOCK to default recommended value. |
| * @subsection FCH_INIT_RESET_CallIn Call Prototype |
| * @par |
| * AGESA_STATUS FchInitReset (IN AMD_RESET_PARAMS *ResetParams); |
| * @subsection FCH_INIT_RESET_CallOut Prepare for Callout |
| * @par |
| * Not Applicable (Not necessary for the current implementation) |
| * @subsection FCH_INIT_RESET_Config Prepare for Configuration Data. |
| * @par |
| * <TABLE border="0"> |
| * <TR><TD class="indexkey" width=380> BUILD_OPT_CFG::CfgSmbus0BaseAddress </TD><TD class="indexvalue"><B>Required </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> BUILD_OPT_CFG::CfgSmbus1BaseAddress </TD><TD class="indexvalue"><B>Required </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> BUILD_OPT_CFG::CfgSioPmeBaseAddress </TD><TD class="indexvalue"><B>Required </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> BUILD_OPT_CFG::CfgWatchDogTimerBase </TD><TD class="indexvalue"><B>Required </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> BUILD_OPT_CFG::CfgGecShadowRomBase </TD><TD class="indexvalue"><B>Required </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> BUILD_OPT_CFG::CfgSpiRomBaseAddress </TD><TD class="indexvalue"><B>Required </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> BUILD_OPT_CFG::CfgAcpiPm1EvtBlkAddr </TD><TD class="indexvalue"><B>Required </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> BUILD_OPT_CFG::CfgAcpiPm1CntBlkAddr </TD><TD class="indexvalue"><B>Required </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> BUILD_OPT_CFG::CfgAcpiPmTmrBlkAddr </TD><TD class="indexvalue"><B>Required </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> BUILD_OPT_CFG::CfgCpuControlBlkAddr </TD><TD class="indexvalue"><B>Required </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> BUILD_OPT_CFG::CfgAcpiGpe0BlkAddr </TD><TD class="indexvalue"><B>Required </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> BUILD_OPT_CFG::CfgSmiCmdPortAddr </TD><TD class="indexvalue"><B>Required </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> BUILD_OPT_CFG::CfgAcpiPmaCntBlkAddr </TD><TD class="indexvalue"><B>Required </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_RESET_INTERFACE::SataEnable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_RESET_INTERFACE::IdeEnable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * </TABLE> |
| * |
| */ |
| |
| /*--------------------------- Documentation Pages ---------------------------*/ |
| /** |
| * @page fchenv FCH_INIT_ENV |
| * @section FCH_INIT_ENV Interface Call |
| * @par |
| * Initialize structure referenced by FCH_DATA_BLOCK to default recommended value. |
| * @subsection FCH_INIT_ENV_CallIn Call Prototype |
| * @par |
| * AGESA_STATUS FchInitEnv (IN AMD_ENV_PARAMS *EnvParams); |
| * @subsection FCH_INIT_ENV_CallOut Prepare for Callout |
| * @par |
| * Not Applicable (Not necessary for the current implementation) |
| * @subsection FCH_INIT_ENV_Config Prepare for Configuration Data. |
| * @par |
| * <TABLE border="0"> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::SdConfig </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::AzaliaController </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::IrConfig </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::SataClass </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::SataEnable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::SataIdeMode </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::Ohci1Enable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::Ohci2Enable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::Ohci3Enable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::Ohci4Enable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * </TABLE> |
| * |
| */ |
| |
| /*--------------------------- Documentation Pages ---------------------------*/ |
| /** |
| * @page fchmid FCH_INIT_MID |
| * @section FCH_INIT_MID Interface Call |
| * @par |
| * Initialize structure referenced by FCH_DATA_BLOCK to default recommended value. |
| * @subsection FCH_INIT_MID_CallIn Call Prototype |
| * @par |
| * AGESA_STATUS FchInitMid (IN AMD_MID_PARAMS *MidParams); |
| * @subsection FCH_INIT_MID_CallOut Prepare for Callout |
| * @par |
| * Not Applicable (Not necessary for the current implementation) |
| * @subsection FCH_INIT_MID_Config Prepare for Configuration Data. |
| * @par |
| * <TABLE border="0"> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::AzaliaController </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::SataClass </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::SataEnable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::IdeEnable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * </TABLE> |
| * |
| */ |
| |
| /*--------------------------- Documentation Pages ---------------------------*/ |
| /** |
| * @page fchlate FCH_INIT_LATE |
| * @section FCH_INIT_LATE Interface Call |
| * @par |
| * Initialize structure referenced by FCH_DATA_BLOCK to default recommended value. |
| * @subsection FCH_INIT_LATE_CallIn Call Prototype |
| * @par |
| * AGESA_STATUS FchInitLate (IN FCH_DATA_BLOCK *LateParams); |
| * @subsection FCH_INIT_LATE_CallOut Prepare for Callout |
| * @par |
| * Not Applicable (Not necessary for the current implementation) |
| * @subsection FCH_INIT_LATE_Config Prepare for Configuration Data. |
| * @par |
| * <TABLE border="0"> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::SataClass </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::SataEnable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> BUILD_OPT_CFG::CfgSpiRomBaseAddress </TD><TD class="indexvalue"><B>Required </B></TD></TR> |
| * </TABLE> |
| * |
| */ |
| |
| /*--------------------------- Documentation Pages ---------------------------*/ |
| /** |
| * @page fchs3early FCH_INIT_S3_EARLY_RESTORE |
| * @section FCH_INIT_S3_EARLY_RESTORE Interface Call |
| * @par |
| * Initialize structure referenced by FCH_DATA_BLOCK to default recommended value. |
| * @subsection FCH_INIT_S3_EARLY_RESTORE_CallIn Call Prototype |
| * @par |
| * VOID FchInitS3EarlyRestore (IN FCH_DATA_BLOCK *FchDataPtr); |
| * @subsection FCH_INIT_S3_EARLY_RESTORE_CallOut Prepare for Callout |
| * @par |
| * Not Applicable (Not necessary for the current implementation) |
| * @subsection FCH_INIT_S3_EARLY_RESTORE_Config Prepare for Configuration Data. |
| * @par |
| * <TABLE border="0"> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::SdConfig </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::AzaliaController </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::IrConfig </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::SataClass </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::SataEnable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::SataIdeMode </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::Ohci1Enable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::Ohci2Enable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::Ohci3Enable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::Ohci4Enable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * </TABLE> |
| * |
| */ |
| |
| /*--------------------------- Documentation Pages ---------------------------*/ |
| /** |
| * @page fchs3late FCH_INIT_S3_LATE_RESTORE |
| * @section FCH_INIT_S3_LATE_RESTORE Interface Call |
| * @par |
| * Initialize structure referenced by FCH_DATA_BLOCK to default recommended value. |
| * @subsection FCH_INIT_S3_LATE_RESTORE_CallIn Call Prototype |
| * @par |
| * VOID FchInitS3LateRestore (IN FCH_DATA_BLOCK *FchDataPtr); |
| * @subsection FCH_INIT_S3_LATE_RESTORE_CallOut Prepare for Callout |
| * @par |
| * Not Applicable (Not necessary for the current implementation) |
| * @subsection FCH_INIT_S3_LATE_RESTORE_Config Prepare for Configuration Data. |
| * @par |
| * <TABLE border="0"> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::AzaliaController </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::SataClass </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::SataEnable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> FCH_INTERFACE::IdeEnable </TD><TD class="indexvalue"><B>Optional </B></TD></TR> |
| * <TR><TD class="indexkey" width=380> BUILD_OPT_CFG::CfgSpiRomBaseAddress </TD><TD class="indexvalue"><B>Required </B></TD></TR> |
| * </TABLE> |
| * |
| */ |
| |
| /*--------------------------- Documentation Pages ---------------------------*/ |
| /** |
| * @page fchsmm FCH_SMM_SERVICE |
| * @section FCH_SMM_SERVICE Interface Call |
| * Initialize structure referenced by FCHCFG to default recommended value. |
| * @subsection FCH_SMM_SERVICE_CallIn Call Prototype |
| * @par |
| * FchSmmService ((FCHCFG*)pConfig) (Followed PH Interface) |
| * @subsection FCH_SMM_SERVICE_CallID Service ID |
| * @par |
| * <TABLE border="0"> |
| * <TR><TD class="indexkey" width=380> FCH_SMM_SERVICE --> 0x00010060 </TD></TR> |
| * </TABLE> |
| * @subsection FCH_SMM_SERVICE_CallOut Prepare for Callout |
| * @par |
| * Not Applicable (Not necessary for the current implementation) |
| * @subsection FCH_SMM_SERVICE_Config Prepare for Configuration Data. |
| * @par |
| * Not necessary on current implementation |
| * |
| */ |
| #define FCH_SMM_SERVICE 0x00010060ul |
| /*--------------------------- Documentation Pages ---------------------------*/ |
| /** |
| * @page fchsmmacpion FCH_SMM_ACPION |
| * @section FCH_SMM_ACPION Interface Call |
| * Initialize structure referenced by FCHCFG to default recommended value. |
| * @subsection FCH_SMM_ACPION_CallIn Call Prototype |
| * @par |
| * FchSmmAcpiOn ((FCHCFG*)pConfig) (Followed PH Interface) |
| * @subsection FCH_SMM_ACPION_CallID Service ID |
| * @par |
| * <TABLE border="0"> |
| * <TR><TD class="indexkey" width=380> FCH_SMM_ACPION --> 0x00010061 </TD></TR> |
| * </TABLE> |
| * @subsection FCH_SMM_ACPION_CallOut Prepare for Callout |
| * @par |
| * Not Applicable (Not necessary for the current implementation) |
| * @subsection FCH_SMM_ACPION_Config Prepare for Configuration Data. |
| * @par |
| * Not necessary on current implementation |
| * |
| */ |
| #define FCH_SMM_ACPION 0x00010061ul |
| |
| #ifndef OEM_CALLBACK_BASE |
| #define OEM_CALLBACK_BASE 0x00010100ul |
| #endif |
| |
| //0x00 - 0x0F callback functions are reserved for bootblock |
| #define SATA_PHY_PROGRAMMING OEM_CALLBACK_BASE + 0x10 |
| #define PULL_UP_PULL_DOWN_SETTINGS OEM_CALLBACK_BASE + 0x20 |
| /*--------------------------- Documentation Pages ---------------------------*/ |
| /** |
| * @page CB_SBGPP_RESET_ASSERT_Page CB_SBGPP_RESET_ASSERT |
| * @section CB_SBGPP_RESET_ASSERT Interface Call |
| * Initialize structure referenced by FCHCFG to default recommended value. |
| * @subsection CB_SBGPP_RESET_ASSERT_CallID Service ID |
| * @par |
| * <TABLE border="0"> |
| * <TR><TD class="indexkey" width=380> CB_SBGPP_RESET_ASSERT --> 0x00010130 </TD></TR> |
| * </TABLE> |
| * @subsection CB_SBGPP_RESET_ASSERT_Config Prepare for Configuration Data. |
| * @par |
| * Not necessary on current implementation |
| * |
| */ |
| #define CB_SBGPP_RESET_ASSERT OEM_CALLBACK_BASE + 0x30 |
| /*--------------------------- Documentation Pages ---------------------------*/ |
| /** |
| * @page CB_SBGPP_RESET_DEASSERT_Page CB_SBGPP_RESET_DEASSERT |
| * @section CB_SBGPP_RESET_DEASSERT Interface Call |
| * Initialize structure referenced by FCHCFG to default recommended value. |
| * @subsection CB_SBGPP_RESET_DEASSERT _CallID Service ID |
| * @par |
| * <TABLE border="0"> |
| * <TR><TD class="indexkey" width=380> CB_SBGPP_RESET_DEASSERT --> 0x00010131 </TD></TR> |
| * </TABLE> |
| * @subsection CB_SBGPP_RESET_DEASSERT _Config Prepare for Configuration Data. |
| * @par |
| * Not necessary on current implementation |
| * |
| */ |
| #define CB_SBGPP_RESET_DEASSERT OEM_CALLBACK_BASE + 0x31 |
| |
| #define CFG_ADDR_PORT 0xCF8 |
| #define CFG_DATA_PORT 0xCFC |
| |
| #define ALINK_ACCESS_INDEX 0x0CD8 |
| #define ALINK_ACCESS_DATA ALINK_ACCESS_INDEX + 4 |
| |
| /*------------------------------------------------------------------ |
| ; I/O Base Address - Should be set by host BIOS |
| ;------------------------------------------------------------------ */ |
| #define DELAY_PORT 0x0E0 |
| |
| #define FCH_8259_CONTROL_REG_MASTER 0x20 |
| #define FCH_8259_MASK_REG_MASTER 0x21 |
| |
| /*------------------------------------------------------------------ |
| ; DEBUG_PORT = 8-bit I/O Port Address for POST Code Display |
| ;------------------------------------------------------------------ */ |
| // ASIC VendorID and DeviceIDs |
| #define ATI_VID 0x1002 |
| #define AMD_FCH_VID 0x1022 |
| #define FCH_DEVICE_ID 0x780B |
| #define FCH_SATA_VID AMD_FCH_VID // Dev 17 Func 0 |
| #define FCH_SATA_DID 0x7800 |
| #define FCH_SATA_AHCI_DID 0x7801 |
| #define FCH_SATA_RAID_DID 0x7802 |
| #define FCH_SATA_RAID5_DID 0x7803 |
| #define FCH_SATA_AMDAHCI_DID 0x7804 |
| #define FCH_SATA_RAID_DOTHILL_DID 0x7805 |
| #define FCH_SATA_RAID5_DOTHILL_DID 0x780A |
| #define FCH_USB_OHCI_VID AMD_FCH_VID // Dev 18 Func 0, Dev 19 Func 0 |
| #define FCH_USB_OHCI_DID 0x7807 |
| #define FCH_USB_EHCI_VID AMD_FCH_VID // Dev 18 Func 2, Dev 19 Func 2 |
| #define FCH_USB_EHCI_DID 0x7808 |
| #define FCH_USB_XHCI_VID AMD_FCH_VID // Dev 10 Func 0, Dev 10 Func 1 |
| #define FCH_USB_XHCI_DID 0x7812 |
| #define FCH_USB_XHCI_DID_BOLTON 0x7814 |
| #define FCH_USB_XHCI_DID_KABINI 0x7814 |
| #define FCH_SMBUS_VID AMD_FCH_VID // Dev 20 Func 0 |
| #define FCH_SMBUS_DID 0x780B |
| #define FCH_IDE_VID AMD_FCH_VID // Dev 20 Func 1 |
| #define FCH_IDE_DID 0x780C |
| #define FCH_AZALIA_VID AMD_FCH_VID // Dev 20 Func 2 |
| #define FCH_AZALIA_DID 0x780D |
| #define FCH_LPC_VID AMD_FCH_VID // Dev 20 Func 3 |
| #define FCH_LPC_DID 0x780E |
| #define FCH_PCIB_VID AMD_FCH_VID // Dev 20 Func 4 |
| #define FCH_PCIB_DID 0x780F |
| #define FCH_USB_OHCIF_VID AMD_FCH_VID // dev 20 Func 5 |
| #define FCH_USB_OHCIF_DID 0x7809 |
| #define FCH_NIC_VID 0x14E4 // Dev 20 Func 6 |
| #define FCH_NIC_DID 0x1699 |
| #define FCH_SD_VID AMD_FCH_VID // Dev 20 Func 7 |
| #define FCH_SD_DID 0x7806 |
| |
| //FCH Variant |
| #define FCH_Variant_EFUSE_LOCATION 0x1E // EFUSE bit 240-247 |
| |
| #define FCH_M2 0x01 |
| #define FCH_M3 0x03 |
| #define FCH_M3T 0x07 |
| #define FCH_D2 0x0F |
| #define FCH_D3 0x1F |
| #define FCH_D4 0x3F |
| #define FCH_BOLTON 0x15 |
| #define FCH_YANGTZE 0x39 |
| #define FCH_YANGTZEA1 0x3A |
| #define FCH_AVALONA0 0x41 |
| #define FCH_AVALONA1 0x42 |
| //Misc |
| #define R_FCH_ACPI_PM1_STATUS 0x00 |
| #define R_FCH_ACPI_PM1_ENABLE 0x02 |
| #define R_FCH_ACPI_PM_CONTROL 0x04 |
| #define R_FCH_ACPI_EVENT_STATUS 0x20 |
| #define R_FCH_ACPI_EVENT_ENABLE 0x24 |
| #define R_FCH_PM_ACPI_PMA_CNT_BLK_LO 0x2C |
| |
| // ACPI Sleep Type |
| #define ACPI_SLPTYP_S0 0 |
| #define ACPI_SLPTYP_S1 1 |
| #define ACPI_SLPTYP_S3 3 |
| #define ACPI_SLPTYP_S4 4 |
| #define ACPI_SLPTYP_S5 5 |
| |
| //#define SATA_BUS_DEV_FUN_FPGA 0x228 |
| #define SATA_BUS_DEV_FUN ((0x11 << 3) + 0) |
| #define FCH_SATA1_BUS 0 |
| #define FCH_SATA1_DEV 17 |
| #define FCH_SATA1_FUNC 0 |
| |
| #define FC_BUS_DEV_FUN ((0x11 << 3) + 1) |
| #define FCH_XHCI_BUS 0 |
| #define FCH_XHCI_DEV 16 |
| #define FCH_XHCI_FUNC 0 |
| #define USB_XHCI_BUS_DEV_FUN ((FCH_XHCI_DEV << 3) + FCH_XHCI_FUNC) |
| #define FCH_XHCI1_BUS 0 |
| #define FCH_XHCI1_DEV 16 |
| #define FCH_XHCI1_FUNC 1 |
| #define USB_XHCI1_BUS_DEV_FUN ((FCH_XHCI1_DEV << 3) + FCH_XHCI1_FUNC) |
| #define USB1_OHCI_BUS_DEV_FUN ((0x12 << 3) + 0) // PORT 0-4 |
| #define FCH_OHCI1_BUS 0 |
| #define FCH_OHCI1_DEV 18 |
| #define FCH_OHCI1_FUNC 0 |
| #define USB2_OHCI_BUS_DEV_FUN ((0x13 << 3) + 0) // PORT 5-9 |
| #define FCH_OHCI2_BUS 0 |
| #define FCH_OHCI2_DEV 19 |
| #define FCH_OHCI2_FUNC 0 |
| #define USB3_OHCI_BUS_DEV_FUN ((0x16 << 3) + 0) // PORT 10-13 |
| #define FCH_OHCI3_BUS 0 |
| #define FCH_OHCI3_DEV 22 |
| #define FCH_OHCI3_FUNC 0 |
| #define EHCI_BUS_DEV_FUN ((0x12 << 3) + 0) // PORT 0-3 |
| #define USB1_EHCI_BUS_DEV_FUN ((0x12 << 3) + 2) // PORT 0-4 |
| #define FCH_EHCI1_BUS 0 |
| #define FCH_EHCI1_DEV 18 |
| #define FCH_EHCI1_FUNC 2 |
| #define USB2_EHCI_BUS_DEV_FUN ((0x13 << 3) + 2) // PORT 5-9 |
| #define FCH_EHCI2_BUS 0 |
| #define FCH_EHCI2_DEV 19 |
| #define FCH_EHCI2_FUNC 2 |
| #define USB3_EHCI_BUS_DEV_FUN ((0x16 << 3) + 2) // PORT 10-13 |
| #define FCH_EHCI3_BUS 0 |
| #define FCH_EHCI3_DEV 22 |
| #define FCH_EHCI3_FUNC 2 |
| #define SMBUS_BUS_DEV_FUN ((0x14 << 3) + 0) |
| #define FCH_ISA_BUS 0 |
| #define FCH_ISA_DEV 20 |
| #define FCH_ISA_FUNC 0 |
| #define IDE_BUS_DEV_FUN ((0x14 << 3) + 1) |
| #define FCH_IDE_BUS 0 |
| #define FCH_IDE_DEV 20 |
| #define FCH_IDE_FUNC 1 |
| #define AZALIA_BUS_DEV_FUN ((0x14 << 3) + 2) |
| #define FCH_AZALIA_BUS 0 |
| #define FCH_AZALIA_DEV 20 |
| #define FCH_AZALIA_FUNC 2 |
| #define LPC_BUS_DEV_FUN ((0x14 << 3) + 3) |
| #define FCH_LPC_BUS 0 |
| #define FCH_LPC_DEV 20 |
| #define FCH_LPC_FUNC 3 |
| #define PCIB_BUS_DEV_FUN ((0x14 << 3) + 4) // P2P in SB700 |
| #define FCH_PCI_BUS 0 |
| #define FCH_PCI_DEV 20 |
| #define FCH_PCI_FUNC 4 |
| #define USB4_OHCI_BUS_DEV_FUN ((0x14 << 3) + 5) // PORT FL0 - FL1 |
| #define FCH_OHCI4_BUS 0 |
| #define FCH_OHCI4_DEV 20 |
| #define FCH_OHCI4_FUNC 5 |
| //Gigabyte Ethernet Controller |
| #define GEC_BUS_DEV_FUN ((0x14 << 3) + 6) |
| #define FCH_GBEC_BUS 0 |
| #define FCH_GBEC_DEV 20 |
| #define FCH_GBEC_FUNC 6 |
| |
| #define SD_BUS_DEV_FUN ((0x14 << 3) + 7) // SD Controller |
| #define SD_PCI_BUS 0 |
| #define SD_PCI_DEV 20 |
| #define SD_PCI_FUNC 7 |
| |
| |
| #define FCH_GPP_BUS 0 |
| #define FCH_GPP_DEV 21 |
| #define FCH_GPP_FUNC 0 |
| #define GPP0_BUS_DEV_FUN ((0x15 << 3) + 0) // GPP P2P bridge PORT0 |
| #define GPP1_BUS_DEV_FUN ((0x15 << 3) + 1) // GPP P2P bridge PORT1 |
| #define GPP2_BUS_DEV_FUN ((0x15 << 3) + 2) // GPP P2P bridge PORT2 |
| #define GPP3_BUS_DEV_FUN ((0x15 << 3) + 3) // GPP P2P bridge PORT3 |
| |
| #define ACPI_MMIO_BASE 0xFED80000ul |
| #define FCH_CFG_BASE 0x000 // DWORD |
| #define GPIO_BASE 0x100 // BYTE |
| #define SMI_BASE 0x200 // DWORD |
| #define PMIO_BASE 0x300 // DWORD |
| #define PMIO2_BASE 0x400 // BYTE |
| #define BIOS_RAM_BASE 0x500 // BYTE |
| #define CMOS_RAM_BASE 0x600 // BYTE |
| #define CMOS_BASE 0x700 // BYTE |
| #define ASF_BASE 0x900 // DWORD |
| #define SMBUS_BASE 0xA00 // DWORD |
| #define WATCHDOG_BASE 0xB00 // |
| #define HPET_BASE 0xC00 // DWORD |
| #define IOMUX_BASE 0xD00 // BYTE |
| #define MISC_BASE 0xE00 |
| #define SERIAL_DEBUG_BASE 0x1000 |
| #define GFX_DAC_BASE 0x1400 |
| #define GPIO_BANK0_BASE 0x1500 // DWORD |
| //#define GPIO_BANK1_BASE 0x1600 // DWORD |
| //#define GPIO_BANK2_BASE 0x1700 // DWORD |
| #define CEC_BASE 0x1800 |
| #define XHCI_BASE 0x1C00 |
| #define ACDC_BASE 0x1D00 |
| #define AOAC_BASE 0x1E00 |
| |
| |
| // Chip type definition |
| #define CHIPTYPE_HUDSON2 (1 << 0) |
| #define CHIPTYPE_YUBA (1 << 1) |
| |
| // |
| // ROM SIG type definition |
| // |
| #define NUM_OF_ROMSIG_FILED 0x04 |
| #define XHCI_FILED_NUM 0x03 |
| #define ROMSIG_CFG_MASK 0x07 |
| #define XHCI_BOOT_RAM_OFFSET 0x8000 |
| #define INSTRUCTION_RAM_SIG 0x55AA |
| #define ROMSIG_SIG 0x55AA55AAul |
| |
| // RegSpace field (AB_INDEX[31:29] |
| #define AXINDC 0 // AXINDC |
| #define AXINDP 2 // AXINDP |
| #define ABCFG 6 // ABCFG |
| #define AXCFG 4 // AXCFG |
| #define RCINDXC 1 // PCIEIND |
| #define RCINDXP 3 // PCIEIND_P |
| |
| #define GPP_DEV_NUM 21 // |
| #define MAX_GPP_PORTS 4 |
| |
| #define PCIE_FORCE_GEN1_EFUSE_LOCATION 0x14 // EFUSE bit 160 |
| // |
| // ABCFG Registers |
| // |
| #define FCH_ABCFG_REG00 0x00 // VENDOR ID |
| #define FCH_ABCFG_REG08 0x08 // REVISION ID |
| #define FCH_ABCFG_REG40 0x40 // BL_EVENTCNT0LO |
| #define FCH_ABCFG_REG44 0x44 // BL_EVENTCNT1LO |
| #define FCH_ABCFG_REG48 0x48 // BL_EVENTCNTSEL |
| #define FCH_ABCFG_REG4A 0x4A // BL_EVENTCNT0HI |
| #define FCH_ABCFG_REG4B 0x4B // BL_EVENTCNT1HI |
| #define FCH_ABCFG_REG4C 0x4C // BL_EVENTCNTCTL |
| #define FCH_ABCFG_REG50 0x50 // MISCCTL_50 |
| #define FCH_ABCFG_REG54 0x54 // MISCCTL_54 |
| #define FCH_ABCFG_REG58 0x58 // BL RAB CONTROL |
| |
| #define FCH_ABCFG_REG60 0x60 // LINKWIDTH_CTL |
| #define FCH_ABCFG_REG64 0x64 // LINKWIDTH_UP_INTERVAL |
| #define FCH_ABCFG_REG68 0x68 // LINKWIDTH_DN_INVERVAL |
| #define FCH_ABCFG_REG6C 0x6C // LINKWIDTH_UPSTREAM_DWORDS |
| #define FCH_ABCFG_REG70 0x70 // LINKWIDTH_DOWNSTREAM_DWORDS |
| #define FCH_ABCFG_REG74 0x74 // LINKWIDTH_THRESHOLD_INCREASE |
| #define FCH_ABCFG_REG78 0x78 // LINKWIDTH_THRESHOLD_DECREASE |
| |
| #define FCH_ABCFG_REG80 0x80 // BL DMA PREFETCH CONTROL |
| #define FCH_ABCFG_REG88 0x88 // |
| #define FCH_ABCFG_REG8C 0x8C // |
| #define FCH_ABCFG_REG90 0x90 // BIF CONTROL 0 |
| #define FCH_ABCFG_REG94 0x94 // MSI CONTROL |
| #define FCH_ABCFG_REG98 0x98 // BIF CONTROL 1 |
| #define FCH_ABCFG_REG9C 0x9C // MISCCTL_9C |
| #define FCH_ABCFG_REGA0 0xA0 // BIF PHY CONTROL ENABLE |
| #define FCH_ABCFG_REGA4 0xA4 // BIF PHY CONTROL A4 |
| #define FCH_ABCFG_REGA8 0xA8 // BIF PHY CONTROL A8 |
| #define FCH_ABCFG_REGB0 0xB0 // HYPERFLASH-PCIE PORT MAPPING |
| #define FCH_ABCFG_REGB8 0xB8 // |
| #define FCH_ABCFG_REGB4 0xB4 // |
| #define FCH_ABCFG_REGBC 0xBC // |
| #define FCH_ABCFG_REGC0 0xC0 // PCIE_GPP_ENABLE |
| #define FCH_ABCFG_REGC4 0xC4 // PCIE_P2P_INT_MAP |
| #define FCH_ABCFG_REGD0 0xD0 // MCTP_VDM_TX_FIFO_DATA |
| #define FCH_ABCFG_REGD4 0xD4 // MCTP_VMD_TX_CONTROL |
| #define FCH_ABCFG_REGE0 0xE0 // MCTP_VDM_RX_FIFO_DATA |
| #define FCH_ABCFG_REGE4 0xE4 // MCTP_VDM_RX_FIFO_STATUS |
| #define FCH_ABCFG_REGEC 0xEC // MCTP_VDM_CONTROL |
| #define FCH_ABCFG_REGF0 0xF0 // GPP_UPSTREAM_CONTROL |
| #define FCH_ABCFG_REGF4 0xF4 // GPP_SYSTEM_ERROR_CONTROL |
| #define FCH_ABCFG_REGFC 0xFC // FCH_TRAP_CONTROL |
| #define FCH_ABCFG_REG100 0x100 // FCH_TRAP0_ADDRL |
| #define FCH_ABCFG_REG104 0x104 // FCH_TRAP0_ADDRH |
| #define FCH_ABCFG_REG108 0x108 // FCH_TRAP0_CMD |
| #define FCH_ABCFG_REG10C 0x10C // FCH_TRAP1_DATA |
| #define FCH_ABCFG_REG110 0x110 // FCH_TRAP1_ADDRL |
| #define FCH_ABCFG_REG114 0x114 // FCH_TRAP1_ADDRH |
| #define FCH_ABCFG_REG118 0x118 // FCH_TRAP1_CMD |
| #define FCH_ABCFG_REG11C 0x11C // FCH_TRAP1_DATA |
| #define FCH_ABCFG_REG120 0x120 // FCH_TRAP2_ADDRL |
| #define FCH_ABCFG_REG124 0x124 // FCH_TRAP2_ADDRH |
| #define FCH_ABCFG_REG128 0x128 // FCH_TRAP2_CMD |
| #define FCH_ABCFG_REG12C 0x12C // FCH_TRAP2_DATA |
| #define FCH_ABCFG_REG130 0x130 // FCH_TRAP3_ADDRL |
| #define FCH_ABCFG_REG134 0x134 // FCH_TRAP3_ADDRH |
| #define FCH_ABCFG_REG138 0x138 // FCH_TRAP3_CMD |
| #define FCH_ABCFG_REG13C 0x13C // FCH_TRAP3_DATA |
| #define FCH_ABCFG_REG180 0x180 // FCH_DMA_TRAFFIC_CONTROL |
| #define FCH_ABCFG_REG184 0x184 // FCH_AXI_DMA_MEMORY_POWER_SAVING |
| #define FCH_ABCFG_REG208 0x208 // SBG_MISC |
| #define FCH_ABCFG_REG300 0x300 // MCTP_VDM_RX_SMI_CONTROL |
| #define FCH_ABCFG_REG310 0x310 // BIF_GPP_STRAP_SYSTEM_0 |
| #define FCH_ABCFG_REG314 0x314 // BIF_GPP_STRAP_SYSTEM_1 |
| #define FCH_ABCFG_REG31C 0x31C // BIF_GPP_STRAP_LINK_CONTROL_0 |
| #define FCH_ABCFG_REG320 0x320 // BIF_GPP_STRAP_LINK_CONTROL_LANE_A |
| #define FCH_ABCFG_REG324 0x324 // BIF_GPP_STRAP_LINK_CONTROL_LANE_B |
| #define FCH_ABCFG_REG328 0x328 // BIF_GPP_STRAP_LINK_CONTROL_LANE_C |
| #define FCH_ABCFG_REG32C 0x32C // BIF_GPP_STRAP_LINK_CONTROL_LANE_D |
| #define FCH_ABCFG_REG330 0x330 // BIF_GPP_STRAP_BIF_0 |
| #define FCH_ABCFG_REG334 0x334 // BIF_GPP_STRAP_BIF_1 |
| #define FCH_ABCFG_REG338 0x338 // BIF_GPP_STRAP_BIF_2 |
| #define FCH_ABCFG_REG340 0x340 // BIF_GPP_STRAP_BIF_LANE_A |
| #define FCH_ABCFG_REG344 0x344 // BIF_GPP_STRAP_BIF_LANE_B |
| #define FCH_ABCFG_REG348 0x348 // BIF_GPP_STRAP_BIF_LANE_C |
| #define FCH_ABCFG_REG34C 0x34C // BIF_GPP_STRAP_BIF_LANE_D |
| #define FCH_ABCFG_REG350 0x350 // BIF_GPP_STRAP_PHY_LOGICAL _0 |
| #define FCH_ABCFG_REG354 0x354 // BIF_GPP_STRAP_PHY_LOGICAL _1 |
| #define FCH_ABCFG_REG404 0x404 // GPP0_SHADOW_COMMAND |
| #define FCH_ABCFG_REG418 0x418 // GPP0_SHADOW_BUS_NUMBER |
| #define FCH_ABCFG_REG41C 0x41C // GPP0_SHADOW_IO_LIMIT_BASE |
| #define FCH_ABCFG_REG420 0x420 // GPP0_SHADOW_MEM_LIMIT_BASE |
| #define FCH_ABCFG_REG424 0x424 // GPP0_SHADOW_PREF_MEM_LIMIT_BASE |
| #define FCH_ABCFG_REG428 0x428 // GPP0_SHADOW_PREF_MEM_BASE_UPPER |
| #define FCH_ABCFG_REG42C 0x42C // GPP0_SHADOW_PREF_MEM_LIMIT_UPPER |
| #define FCH_ABCFG_REG430 0x430 // GPP0_SHADOW_IO_LIMIT_BASE_UPPER |
| #define FCH_ABCFG_REG43C 0x43C // GPP0_SHADOW_BRIDGE_CONTROL |
| #define FCH_ABCFG_REG444 0x444 // GPP1_SHADOW_COMMAND |
| #define FCH_ABCFG_REG458 0x458 // GPP1_SHADOW_BUS_NUMBER |
| #define FCH_ABCFG_REG45C 0x45C // GPP1_SHADOW_IO_LIMIT_BASE |
| #define FCH_ABCFG_REG460 0x460 // GPP1_SHADOW_MEM_LIMIT_BASE |
| #define FCH_ABCFG_REG464 0x464 // GPP1_SHADOW_PREF_MEM_LIMIT_BASE |
| #define FCH_ABCFG_REG468 0x468 // GPP1_SHADOW_PREF_MEM_BASE_UPPER |
| #define FCH_ABCFG_REG46C 0x46C // GPP1_SHADOW_PREF_MEM_LIMIT_UPPER |
| #define FCH_ABCFG_REG470 0x470 // GPP1_SHADOW_IO_LIMIT_BASE_UPPER |
| #define FCH_ABCFG_REG47C 0x47C // GPP1_SHADOW_BRIDGE_CONTROL |
| #define FCH_ABCFG_REG484 0x484 // GPP2_SHADOW_COMMAND |
| #define FCH_ABCFG_REG498 0x498 // GPP2_SHADOW_BUS_NUMBER |
| #define FCH_ABCFG_REG49C 0x49C // GPP2_SHADOW_IO_LIMIT_BASE |
| #define FCH_ABCFG_REG4A0 0x4A0 // GPP2_SHADOW_MEM_LIMIT_BASE |
| #define FCH_ABCFG_REG4A4 0x4A4 // GPP2_SHADOW_PREF_MEM_LIMIT_BASE |
| #define FCH_ABCFG_REG4A8 0x4A8 // GPP2_SHADOW_PREF_MEM_BASE_UPPER |
| #define FCH_ABCFG_REG4AC 0x4AC // GPP2_SHADOW_PREF_MEM_LIMIT_UPPER |
| #define FCH_ABCFG_REG4B0 0x4B0 // GPP2_SHADOW_IO_LIMIT_BASE_UPPER |
| #define FCH_ABCFG_REG4BC 0x4BC // GPP2_SHADOW_BRIDGE_CONTROL |
| #define FCH_ABCFG_REG4C4 0x4C4 // GPP3_SHADOW_COMMAND |
| #define FCH_ABCFG_REG4D8 0x4D8 // GPP3_SHADOW_BUS_NUMBER |
| #define FCH_ABCFG_REG4DC 0x4DC // GPP3_SHADOW_IO_LIMIT_BASE |
| #define FCH_ABCFG_REG4E0 0x4E0 // GPP3_SHADOW_MEM_LIMIT_BASE |
| #define FCH_ABCFG_REG4E4 0x4E4 // GPP3_SHADOW_PREF_MEM_LIMIT_BASE |
| #define FCH_ABCFG_REG4E8 0x4E8 // GPP3_SHADOW_PREF_MEM_BASE_UPPER |
| #define FCH_ABCFG_REG4EC 0x4EC // GPP3_SHADOW_PREF_MEM_LIMIT_UPPER |
| #define FCH_ABCFG_REG4F0 0x4F0 // GPP3_SHADOW_IO_LIMIT_BASE_UPPER |
| #define FCH_ABCFG_REG4FC 0x4FC // GPP3_SHADOW_BRIDGE_CONTROL |
| #define FCH_ABCFG_REG10040 0x10040ul // AL_EVENTCNT0LO |
| #define FCH_ABCFG_REG10044 0x10044ul // AL_EVENTCNT1LO |
| #define FCH_ABCFG_REG10048 0x10048ul // AL_EVENTCNTSEL |
| #define FCH_ABCFG_REG1004A 0x1004Aul // AL_EVENTCNT0HI |
| #define FCH_ABCFG_REG1004B 0x1004Bul // AL_EVENTCNT1HI |
| #define FCH_ABCFG_REG1004C 0x1004Cul // AL_EVENTCNTCTL |
| #define FCH_ABCFG_REG10050 0x10050ul // MISCCTL_10050 |
| #define FCH_ABCFG_REG10054 0x10054ul // AL_ARB_CTL |
| #define FCH_ABCFG_REG10056 0x10056ul // AL_CLK_CTL |
| #define FCH_ABCFG_REG10058 0x10058ul // AL RAB CONTROL |
| #define FCH_ABCFG_REG1005C 0x1005Cul // AL MLT CONTROL |
| #define FCH_ABCFG_REG10060 0x10060ul // AL DMA PREFETCH ENABLE |
| #define FCH_ABCFG_REG10064 0x10064ul // AL DMA PREFETCH FLUSH CONTROL |
| #define FCH_ABCFG_REG10068 0x10068ul // AL PREFETCH LIMIT |
| #define FCH_ABCFG_REG1006C 0x1006Cul // AL DMA PREFETCH CONTROL |
| #define FCH_ABCFG_REG10070 0x10070ul // MISCCTL_10070 |
| #define FCH_ABCFG_REG10080 0x10080ul // CLKMUXSTATUS |
| #define FCH_ABCFG_REG10090 0x10090ul // BIF CONTROL 0 |
| #define FCH_ABCFG_REG1009C 0x1009Cul // MISCCTL_1009C |
| |
| // |
| // RCINDX_P Registers |
| // |
| #define FCH_RCINDXP_REG01 0x01 | RCINDXP << 29 // PCIEP_SCRATCH |
| #define FCH_RCINDXP_REG02 0x02 | RCINDXP << 29 // |
| #define FCH_RCINDXP_REG10 0x10 | RCINDXP << 29 // |
| #define FCH_RCINDXP_REG20 0x20 | RCINDXP << 29 // PCIE_TX_CNTL |
| #define FCH_RCINDXP_REG21 0x21 | RCINDXP << 29 // PCIE_TX_REQUESTER_ID |
| #define FCH_RCINDXP_REG50 0x50 | RCINDXP << 29 // PCIE_P_PORT_LANE_STATUS |
| #define FCH_RCINDXP_REG6A 0x6A | RCINDXP << 29 // |
| #define FCH_RCINDXP_REG70 0x70 | RCINDXP << 29 // PCIE_RX_CNTL |
| #define FCH_RCINDXP_REGA0 0xA0 | RCINDXP << 29 // PCIE_LC_CNTL |
| #define FCH_RCINDXP_REGA1 0xA1 | RCINDXP << 29 // PCIE_LC_TRAINING_CNTL |
| #define FCH_RCINDXP_REGA2 0xA2 | RCINDXP << 29 // |
| #define FCH_RCINDXP_REGA4 0xA4 | RCINDXP << 29 // |
| #define FCH_RCINDXP_REGA5 0xA5 | RCINDXP << 29 // PCIE_LC_STATE0 |
| #define FCH_RCINDXP_REGC0 0xC0 | RCINDXP << 29 // |
| |
| // |
| // RCINDX_C Registers |
| // |
| #define FCH_RCINDXC_REG02 0x02 | RCINDXC << 29 // PCIE_HW_DEBUG |
| #define FCH_RCINDXC_REG10 0x10 | RCINDXC << 29 // PCIE_CNTL |
| #define FCH_RCINDXC_REG40 0x40 | RCINDXC << 29 // PCIE_P_CNTL |
| #define FCH_RCINDXC_REG65 0x65 | RCINDXC << 29 // PCIE_P_PAD_FORCE_DIS |
| #define FCH_RCINDXC_REGC0 0xC0 | RCINDXC << 29 // PCIE_STRAP_MISC |
| #define FCH_RCINDXC_REGC1 0xC1 | RCINDXC << 29 // PCIE_STRAP_MISC2 |
| |
| |
| // |
| // AXINDC Registers |
| // |
| #define FCH_AX_INDXC_REG02 0x02 // PCIEP_HW_DEBUG |
| #define FCH_AX_INDXC_REG10 0x10 |
| #define FCH_AX_INDXC_REG30 0x30 |
| #define FCH_AX_DATAC_REG34 0x34 |
| #define FCH_AX_INDXP_REG38 0x38 |
| #define FCH_AX_DATAP_REG3C 0x3C |
| #define FCH_AX_INDXC_REG40 0x40 | AXINDC << 29 |
| #define FCH_AX_INDXC_REGA4 0xA4 | AXINDC << 29 |
| |
| #define FCH_AX_INDXP_REG02 0x02 | AXINDP << 29 |
| #define FCH_AX_INDXP_REGA0 0xA0 | AXINDP << 29 |
| #define FCH_AX_INDXP_REGA4 0xA4 | AXINDP << 29 |
| #define FCH_AX_INDXP_REGB1 0xB1 | AXINDP << 29 |
| |
| #define FCH_AX_CFG_REG68 0x68 | AXCFG << 29 |
| #define FCH_AX_CFG_REG88 0x88 | AXCFG << 29 |
| |
| #define FCH_AB_REG04 0x04 |
| #define FCH_AB_REG40 0x40 |
| |
| //Sata Port Configuration |
| #define SIX_PORTS 0 |
| #define FOUR_PORTS 1 |
| |
| #define SATA_EFUSE_LOCATION 0x10 // EFUSE bit 133 |
| #define SATA_DH_EFUSE_LOCATION 0x11 // EFUSE bit 138 |
| #define SATA_FIS_BASE_EFUSE_LOC 0x15 // EFUSE bit 169 |
| #define SATA_EFUSE_BIT 0x20 // |
| #define SATA_DH_EFUSE_BIT 0x04 // |
| #define FCH_SATA_REG00 0x000 // Vendor ID - R- 16 bits |
| #define FCH_SATA_REG02 0x002 // Device ID - RW -16 bits |
| #define FCH_SATA_REG04 0x004 // PCI Command - RW - 16 bits |
| #define FCH_SATA_REG06 0x006 // PCI Status - RW - 16 bits |
| #define FCH_SATA_REG08 0x008 // Revision ID/PCI Class Code - R - 32 bits - Offset: 08 |
| #define FCH_SATA_REG0C 0x00C // Cache Line Size - R/W - 8bits |
| #define FCH_SATA_REG0D 0x00D // Latency Timer - RW - 8 bits |
| #define FCH_SATA_REG0E 0x00E // Header Type - R - 8 bits |
| #define FCH_SATA_REG0F 0x00F // BIST - R - 8 bits |
| #define FCH_SATA_REG10 0x010 // Base Address Register 0 - RW - 32 bits |
| #define FCH_SATA_REG14 0x014 // Base Address Register 1 - RW- 32 bits |
| #define FCH_SATA_REG18 0x018 // Base Address Register 2 - RW - 32 bits |
| #define FCH_SATA_REG1C 0x01C // Base Address Register 3 - RW - 32 bits |
| #define FCH_SATA_REG20 0x020 // Base Address Register 4 - RW - 32 bits |
| #define FCH_SATA_REG24 0x024 // Base Address Register 5 - RW - 32 bits |
| #define FCH_SATA_REG2C 0x02C // Subsystem Vendor ID - R - 16 bits |
| #define FCH_SATA_REG2D 0x02D // Subsystem ID - R - 16 bits |
| #define FCH_SATA_REG30 0x030 // Expansion ROM Base Address - 32 bits |
| #define FCH_SATA_REG34 0x034 // Capabilities Pointer - R - 32 bits |
| #define FCH_SATA_REG3C 0x03C // Interrupt Line - RW - 8 bits |
| #define FCH_SATA_REG3D 0x03D // Interrupt Pin - R - 8 bits |
| #define FCH_SATA_REG3E 0x03E // Min Grant - R - 8 bits |
| #define FCH_SATA_REG3F 0x03F // Max Latency - R - 8 bits |
| #define FCH_SATA_REG40 0x040 // Configuration - RW - 32 bits |
| #define FCH_SATA_REG44 0x044 // Software Data Register - RW - 32 bits |
| #define FCH_SATA_REG48 0x048 |
| #define FCH_SATA_REG4C 0x04C |
| #define FCH_SATA_REG50 0x050 // Message Capability - R - 16 bits |
| #define FCH_SATA_REG52 0x052 // Message Control - R/W - 16 bits |
| #define FCH_SATA_REG54 0x054 // Message Address - R/W - 32 bits |
| #define FCH_SATA_REG58 0x058 // Message Data - R/W - 16 bits |
| #define FCH_SATA_REG5C 0x05C // RAMBIST Control Register - R/W - 8 bits |
| #define FCH_SATA_REG5D 0x05D // RAMBIST Status0 Register - R - 8 bits |
| #define FCH_SATA_REG5E 0x05E // RAMBIST Status1 Register - R - 8 bits |
| #define FCH_SATA_REG60 0x060 // Power Management Capabilities - R - 32 bits |
| #define FCH_SATA_REG64 0x064 // Power Management Control + Status - RW - 32 bits |
| #define FCH_SATA_REG68 0x068 // MSI Program - R/W - 8 bits |
| #define FCH_SATA_REG69 0x069 // PCI Burst Timer - R/W - 8 bits |
| #define FCH_SATA_REG70 0x070 // PCI Bus Master - IDE0 - RW - 32 bits |
| #define FCH_SATA_REG74 0x074 // PRD Table Address - IDE0 - RW - 32 bits |
| #define FCH_SATA_REG78 0x078 // PCI Bus Master - IDE1 - RW - 32 bits |
| #define FCH_SATA_REG7C 0x07C // PRD Table Address - IDE1 - RW - 32 bits |
| #define FCH_SATA_REG80 0x080 // Data Transfer Mode - IDE0 - RW - 32 bits |
| #define FCH_SATA_REG84 0x084 // Data Transfer Mode - IDE1 - RW - 32 bits |
| #define FCH_SATA_REG86 0x086 // PY Global Control |
| #define FCH_SATA_REG87 0x087 |
| #define FCH_SATA_REG88 0x088 // PHY Port0 Control - Port0 PY fine tune (0:23) |
| #define FCH_SATA_REG8A 0x08A |
| #define FCH_SATA_REG8C 0x08C // PHY Port1 Control - Port0 PY fine tune (0:23) |
| #define FCH_SATA_REG8E 0x08E |
| #define FCH_SATA_REG90 0x090 // PHY Port2 Control - Port0 PY fine tune (0:23) |
| #define FCH_SATA_REG92 0x092 |
| #define FCH_SATA_REG94 0x094 // PHY Port3 Control - Port0 PY fine tune (0:23) |
| #define FCH_SATA_REG96 0x096 |
| #define FCH_SATA_REG98 0x098 // EEPROM Memory Address - Command + Status - RW - 32 bits |
| #define FCH_SATA_REG9C 0x09C // EEPROM Memory Data - RW - 32 bits |
| #define FCH_SATA_REGA0 0x0A0 // |
| #define FCH_SATA_REGA4 0x0A4 // |
| #define FCH_SATA_REGA5 0x0A5 //; |
| #define FCH_SATA_REGA8 0x0A8 // |
| #define FCH_SATA_REGAD 0x0AD //; |
| #define FCH_SATA_REGB0 0x0B0 // IDE1 Task File Configuration + Status - RW - 32 bits |
| #define FCH_SATA_REGB5 0x0B5 //; |
| #define FCH_SATA_REGBD 0x0BD //; |
| #define FCH_SATA_REGC0 0x0C0 // BA5 Indirect Address - RW - 32 bits |
| #define FCH_SATA_REGC4 0x0C4 // BA5 Indirect Access - RW - 32 bits |
| |
| #define FCH_SATA_BAR5_REG00 0x000 // PCI Bus Master - IDE0 - RW - 32 bits |
| #define FCH_SATA_BAR5_REG04 0x004 // PRD Table Address - IDE0 - RW - 32 bits |
| #define FCH_SATA_BAR5_REG08 0x008 // PCI Bus Master - IDE1 - RW - 32 bits |
| #define FCH_SATA_BAR5_REG0C 0x00C // PRD Table Address - IDE1 - RW - 32 bits |
| #define FCH_SATA_BAR5_REG10 0x010 // PCI Bus Master2 - IDE0 - RW - 32 bits |
| #define FCH_SATA_BAR5_REG1C 0x01C |
| #define FCH_SATA_BAR5_REG18 0x018 // PCI Bus Master2 - IDE1 - RW - 32 bits |
| #define FCH_SATA_BAR5_REG20 0x020 // PRD Address - IDE0 - RW - 32 bits |
| #define FCH_SATA_BAR5_REG24 0x024 // PCI Bus Master Byte Count - IDE0- RW - 32 bits |
| #define FCH_SATA_BAR5_REG28 0x028 // PRD Address - IDE1 - RW - 32 bits |
| #define FCH_SATA_BAR5_REG2C 0x02C // PCI Bus Master Byte Count - IDE1 - RW - 32 bits |
| #define FCH_SATA_BAR5_REG40 0x040 // FIFO Valid Byte Count and Control - IDE0 - RW - 32 bits |
| #define FCH_SATA_BAR5_REG44 0x044 // FIFO Valid Byte Count and Control - IDE1 - RW - 32 bits |
| #define FCH_SATA_BAR5_REG48 0x048 // System Configuration Status - Command - RW - 32 bits |
| #define FCH_SATA_BAR5_REG4C 0x04C // System Software Data Register - RW - 32 bits |
| #define FCH_SATA_BAR5_REG50 0x050 // FLAS Memory Address - Command + Status - RW - 32 bits |
| #define FCH_SATA_BAR5_REG54 0x054 // FLAS Memory Data - RW - 32 bits |
| #define FCH_SATA_BAR5_REG58 0x058 // EEPROM Memory Address - Command + Status - RW - 32 bits |
| #define FCH_SATA_BAR5_REG5C 0x05C // EEPROM Memory Data - RW - 32 bits |
| #define FCH_SATA_BAR5_REG60 0x060 // FIFO Port - IDE0 - RW - 32 bits |
| #define FCH_SATA_BAR5_REG68 0x068 // FIFO Pointers1- IDE0 - RW - 32 bits |
| #define FCH_SATA_BAR5_REG6C 0x06C // FIFO Pointers2- IDE0 - RW - 32 bits |
| #define FCH_SATA_BAR5_REG70 0x070 // FIFO Port - IDE1- RW - 32 bits |
| #define FCH_SATA_BAR5_REG78 0x078 // FIFO Pointers1- IDE1- RW - 32 bits |
| #define FCH_SATA_BAR5_REG7C 0x07C // FIFO Pointers2- IDE1- RW - 32 bits |
| #define FCH_SATA_BAR5_REG80 0x080 // IDE0 Task File Register 0- RW - 32 bits |
| #define FCH_SATA_BAR5_REG84 0x084 // IDE0 Task File Register 1- RW - 32 bits |
| #define FCH_SATA_BAR5_REG88 0x088 // IDE0 Task File Register 2- RW - 32 bits |
| #define FCH_SATA_BAR5_REG8C 0x08C // IDE0 Read Data - RW - 32 bits |
| #define FCH_SATA_BAR5_REG90 0x090 // IDE0 Task File Register 0 - Command Buffering - RW - 32 bits |
| #define FCH_SATA_BAR5_REG94 0x094 // IDE0 Task File Register 1 - Command Buffering - RW - 32 bits |
| #define FCH_SATA_BAR5_REG9C 0x09C // IDE0 Virtual DMA/PIO Read Byte Count - RW - 32 bits |
| #define FCH_SATA_BAR5_REGA0 0x0A0 // IDE0 Task File Configuration + Status - RW - 32 bits |
| #define FCH_SATA_BAR5_REGB4 0x0B4 // Data Transfer Mode -IDE0 - RW - 32 bits |
| #define FCH_SATA_BAR5_REGC0 0x0C0 // IDE1 Task File Register 0 - RW - 32 bits |
| #define FCH_SATA_BAR5_REGC4 0x0C4 // IDE1 Task File Register 1 - RW - 32 bits |
| #define FCH_SATA_BAR5_REGC8 0x0C8 // IDE1 Task File Register 2 - RW - 32 bits |
| #define FCH_SATA_BAR5_REGCC 0x0CC // Read/Write Data - RW - 32 bits |
| #define FCH_SATA_BAR5_REGD0 0x0D0 // IDE1 Task File Register 0 - Command Buffering - RW - 32 bits |
| #define FCH_SATA_BAR5_REGD4 0x0D4 // IDE1 Task File Register 1 - Command Buffering - RW - 32 bits |
| #define FCH_SATA_BAR5_REGDC 0x0DC // IDE1 Virtual DMA/PIO Read Byte Count - RW - 32 bits |
| #define FCH_SATA_BAR5_REGE0 0x0E0 // IDE1 Task File Configuration + Status - RW - 32 bits |
| #define FCH_SATA_BAR5_REGF4 0x0F4 // Data Transfer Mode - IDE1 - RW - 32 bits |
| #define FCH_SATA_BAR5_REGF8 0x0F8 // PORT Configuration |
| #define FCH_SATA_BAR5_REGFC 0x0FC |
| #define FCH_SATA_BAR5_REG100 0x0100 // Serial ATA SControl - RW - 32 bits - [Offset: 100h (channel 1) / 180 |
| #define FCH_SATA_BAR5_REG104 0x0104 // Serial ATA Sstatus - RW - 32 bits - [Offset: 104h (channel 1) / 184h (cannel |
| #define FCH_SATA_BAR5_REG108 0x0108 // Serial ATA Serror - RW - 32 bits - [Offset: 108h (channel 1) / 188h (cannel |
| #define FCH_SATA_BAR5_REG10C 0x010C // Serial ATA Sdevice - RW - 32 bits - [Offset: 10Ch (channel 1) / 18Ch (cannel |
| #define FCH_SATA_BAR5_REG144 0x0144 // Serial ATA PY Configuration - RW - 32 bits |
| #define FCH_SATA_BAR5_REG148 0x0148 // SIEN - RW - 32 bits - [Offset: 148 (channel 1) / 1C8 (cannel 2)] |
| #define FCH_SATA_BAR5_REG14C 0x014C // SFISCfg - RW - 32 bits - [Offset: 14C (channel 1) / 1CC (cannel 2)] |
| #define FCH_SATA_BAR5_REG120 0x0120 // |
| #define FCH_SATA_BAR5_REG128 0x0128 // Port Serial ATA Status |
| #define FCH_SATA_BAR5_REG12C 0x012C // Port Serial ATA Control |
| #define FCH_SATA_BAR5_REG130 0x0130 |
| #define FCH_SATA_BAR5_REG1B0 0x01B0 |
| #define FCH_SATA_BAR5_REG230 0x0230 |
| #define FCH_SATA_BAR5_REG2B0 0x02B0 |
| #define FCH_SATA_BAR5_REG330 0x0330 |
| #define FCH_SATA_BAR5_REG3B0 0x03B0 |
| #define FCH_SATA_BAR5_REG430 0x0430 |
| #define FCH_SATA_BAR5_REG4B0 0x04B0 |
| |
| |
| // USB ports |
| #define NUM_USB1_PORTS 4 |
| #define NUM_USB2_PORTS 5 |
| #define NUM_USB3_PORTS 4 |
| #define NUM_USB4_PORTS 2 |
| #define NUM_XHC0_PORTS 2 |
| #define NUM_XHC1_PORTS 2 |
| |
| |
| // |
| // USB OHCI Device 0x7807 |
| // Device 18 (0x11)/Device 19 (0x12)/Device 22 (0x16) Func 0 |
| // Device 20 (0x14) Func 5 (FL) 0x7809 |
| // |
| #define FCH_OHCI_REG00 0x00 // Device/Vendor ID - R (0x43971002ul) |
| #define FCH_OHCI_REG04 0x04 // Command - RW |
| #define FCH_OHCI_REG06 0x06 // Status - R |
| #define FCH_OHCI_REG08 0x08 // Revision ID/Class Code - R |
| #define FCH_OHCI_REG0C 0x0C // Miscellaneous - RW |
| #define FCH_OHCI_REG10 0x10 // Bar_OCI - RW |
| #define FCH_OHCI_REG2C 0x2C // Subsystem Vendor ID/ Subsystem ID - RW |
| #define FCH_OHCI_REG34 0x34 // Capability Pointer - R |
| #define FCH_OHCI_REG3C 0x3C // Interrupt Line - RW |
| #define FCH_OHCI_REG3D 0x3D // Interrupt Line - RW |
| #define FCH_OHCI_REG40 0x40 // Config Timers - RW |
| #define FCH_OHCI_REG42 0x42 // Port Disable Control - RW (800) |
| #define FCH_OHCI_REG46 0x46 // USB PHY Battery Charger - RW (800) |
| #define FCH_OHCI_REG48 0x48 // Port Force Reset - RW (800) |
| #define FCH_OHCI_REG4C 0x4C // MSI - RW (800) |
| #define FCH_OHCI_REG50 0x50 // Misc Control - RW |
| #define FCH_OHCI_REG51 0x51 |
| #define FCH_OHCI_REG52 0x52 |
| #define FCH_OHCI_REG58 0x58 // Over Current Control - RW |
| #define FCH_OHCI_REG5C 0x5C // Over Current Control - RW |
| #define FCH_OHCI_REG60 0x60 // Serial Bus Release Number - RW |
| #define FCH_OHCI_REG68 0x68 // Over Current PME Enable - RW |
| #define FCH_OHCI_REG74 0x74 // Target Timeout Control - RW |
| #define FCH_OHCI_REG80 0x80 // |
| #define FCH_OHCI_REGD0 0x0D0 // MSI Control - RW |
| #define FCH_OHCI_REGD4 0x0D4 // MSI Address - RW |
| #define FCH_OHCI_REGD8 0x0D8 // MSI Data - RW |
| #define FCH_OHCI_REGE4 0x0E4 // HT MSI Support |
| #define FCH_OHCI_REGF0 0x0F0 // Function Level Reset Capability |
| #define FCH_OHCI_REGF4 0x0F4 // Function Level Reset Control |
| |
| #define FCH_OHCI_BAR_REG00 0x00 // cRevision - R |
| #define FCH_OHCI_BAR_REG04 0x04 // cControl |
| #define FCH_OHCI_BAR_REG08 0x08 // cCommandStatus |
| #define FCH_OHCI_BAR_REG0C 0x0C // cInterruptStatus RW |
| #define FCH_OHCI_BAR_REG10 0x10 // cInterruptEnable |
| #define FCH_OHCI_BAR_REG14 0x14 // cInterruptDisable |
| #define FCH_OHCI_BAR_REG18 0x18 // HcCCA |
| #define FCH_OHCI_BAR_REG1C 0x1C // cPeriodCurrentED |
| #define FCH_OHCI_BAR_REG20 0x20 // HcControleadED |
| #define FCH_OHCI_BAR_REG24 0x24 // cControlCurrentED RW |
| #define FCH_OHCI_BAR_REG28 0x28 // HcBulkeadED |
| #define FCH_OHCI_BAR_REG2C 0x2C // cBulkCurrentED- RW |
| #define FCH_OHCI_BAR_REG30 0x30 // HcDoneead |
| #define FCH_OHCI_BAR_REG34 0x34 // cFmInterval |
| #define FCH_OHCI_BAR_REG38 0x38 // cFmRemaining |
| #define FCH_OHCI_BAR_REG3C 0x3C // cFmNumber |
| #define FCH_OHCI_BAR_REG40 0x40 // cPeriodicStart |
| #define FCH_OHCI_BAR_REG44 0x44 // HcLSThresold |
| #define FCH_OHCI_BAR_REG48 0x48 // HcRDescriptorA |
| #define FCH_OHCI_BAR_REG4C 0x4C // HcRDescriptorB |
| #define FCH_OHCI_BAR_REG50 0x50 // HcRStatus |
| #define FCH_OHCI_BAR_REG54 0x54 // HcRhPortStatus (800) |
| #define FCH_OHCI_BAR_REG58 0x58 // HcRhPortStatus NPD (800) |
| #define FCH_OHCI_BAR_REGF0 0xF0 // OHCI Loop Back feature Support (800) |
| |
| #define FCH_OHCI_PORTSC_CCS 0x1 // HcRhPortStatus |
| #define FCH_OHCI_PORTSC_PES 0x2 // HcRhPortStatus |
| #define FCH_OHCI_PORTSC_PSS 0x4 // HcRhPortStatus |
| #define FCH_OHCI_PORTSC_PPS 0x100 // HcRhPortStatus |
| #define FCH_OHCI_PORTSC_LSDA 0x200 // HcRhPortStatus |
| #define FCH_OHCI_PORTSC_PRS 0x10 // HcRhPortStatus |
| |
| // |
| // USB EHCI Device 0x7808 |
| // Device 18 (0x11)/Device 19 (0x12)/Device 22 (0x16) Func 2 |
| // |
| #define FCH_EHCI_REG00 0x00 // DEVICE/VENDOR ID - R |
| #define FCH_EHCI_REG04 0x04 // Command - RW |
| #define FCH_EHCI_REG06 0x06 // Status - R |
| #define FCH_EHCI_REG08 0x08 // Revision ID/Class Code - R |
| #define FCH_EHCI_REG0C 0x0C // Miscellaneous - RW |
| #define FCH_EHCI_REG10 0x10 // BAR - RW |
| #define FCH_EHCI_REG2C 0x2C // Subsystem ID/Subsystem Vendor ID - RW |
| #define FCH_EHCI_REG34 0x34 // Capability Pointer - R |
| #define FCH_EHCI_REG3C 0x3C // Interrupt Line - RW |
| #define FCH_EHCI_REG3D 0x3D // Interrupt Line - RW |
| #define FCH_EHCI_REG40 0x40 // Config Timers - RW |
| #define FCH_EHCI_REG4C 0x4C // MSI - RW |
| #define FCH_EHCI_REG50 0x50 // EHCI Misc Control - RW |
| #define FCH_EHCI_REG54 0x54 // EHCI Misc Control - RW |
| #define FCH_EHCI_REG60 0x60 // SBRN - R |
| #define FCH_EHCI_REG61 0x61 // FLADJ - RW |
| #define FCH_EHCI_REG62 0x62 // PORTWAKECAP - RW |
| #define FCH_EHCI_REG64 0x64 // Misc Control 2 - RW |
| #define FCH_EHCI_REG70 0x70 // Over Current Control - RW |
| #define FCH_EHCI_REG74 0x74 // EHCI Misc Control2 - RW |
| #define FCH_EHCI_REG84 0x84 // HUB Configure 1 - RW |
| #define FCH_EHCI_REG88 0x88 // - RW |
| #define FCH_EHCI_REG90 0x90 // HUB Configure 4 - RW |
| #define FCH_EHCI_REGA0 0xA0 // |
| #define FCH_EHCI_REGA4 0xA4 // |
| #define FCH_EHCI_REGC0 0x0C0 // PME control - RW (800) |
| #define FCH_EHCI_REGC4 0x0C4 // PME Data /Status - RW (800) |
| #define FCH_EHCI_REGD0 0x0D0 // MSI Control - RW |
| #define FCH_EHCI_REGD4 0x0D4 // MSI Address - RW |
| #define FCH_EHCI_REGD8 0x0D8 // MSI Data - RW |
| #define FCH_EHCI_REGE4 0x0E4 // EHCI Debug Port Support - RW (800) |
| #define FCH_EHCI_REGF0 0x0F0 // Function Level Reset Capability - R (800) |
| #define FCH_EHCI_REGF4 0x0F4 // Function Level Reset Capability - R (800) |
| |
| #define FCH_EHCI_BAR_REG00 0x00 // CAPLENGT - R |
| #define FCH_EHCI_BAR_REG02 0x002 // CIVERSION- R |
| #define FCH_EHCI_BAR_REG04 0x004 // CSPARAMS - R |
| #define FCH_EHCI_BAR_REG08 0x008 // CCPARAMS - R |
| #define FCH_EHCI_BAR_REG0C 0x00C // CSP-PORTROUTE - R |
| |
| #define FCH_EHCI_BAR_REG20 0x020 // USBCMD - RW - 32 bits |
| #define FCH_EHCI_BAR_REG24 0x024 // USBSTS - RW - 32 bits |
| #define FCH_EHCI_BAR_REG28 0x028 // USBINTR -RW - 32 bits |
| #define FCH_EHCI_BAR_REG2C 0x02C // FRINDEX -RW - 32 bits |
| #define FCH_EHCI_BAR_REG30 0x030 // CTRLDSSEGMENT -RW - 32 bits |
| #define FCH_EHCI_BAR_REG34 0x034 // PERIODICLISTBASE -RW - 32 bits |
| #define FCH_EHCI_BAR_REG38 0x038 // ASYNCLISTADDR -RW - 32 bits |
| #define FCH_EHCI_BAR_REG60 0x060 // CONFIGFLAG -RW - 32 bits |
| #define FCH_EHCI_BAR_REG64 0x064 // PORTSC (1-N_PORTS) -RW - 32 bits |
| #define FCH_EHCI_BAR_REGA0 0x0A0 // DebugPort MISC Control - RW - 32 bits (800) |
| #define FCH_EHCI_BAR_REGA4 0x0A4 // Packet Buffer Threshold Values - RW - 32 bits |
| #define FCH_EHCI_BAR_REGA8 0x0A8 // USB PHY Status 0 - R |
| #define FCH_EHCI_BAR_REGAC 0x0AC // USB PHY Status 1 - R |
| #define FCH_EHCI_BAR_REGB0 0x0B0 // USB PHY Status 2 - R |
| #define FCH_EHCI_BAR_REGB4 0x0B4 // UTMI Control - RW (800) |
| #define FCH_EHCI_BAR_REGB8 0x0B8 // Loopback Test |
| #define FCH_EHCI_BAR_REGBC 0x0BC // EHCI MISC Control |
| #define FCH_EHCI_BAR_REGC0 0x0C0 // USB PHY Calibration |
| #define FCH_EHCI_BAR_REGC4 0x0C4 // USB Common PHY Control |
| #define FCH_EHCI_BAR_REGC8 0x0C8 // EHCI Debug Purpose |
| #define FCH_EHCI_BAR_REGCC 0x0CC // Ehci Spare 1 (800) ** |
| #define FCH_EHCI_BAR_REGD0 0x0D0 |
| #define FCH_EHCI_BAR_REGD4 0x0D4 |
| #define FCH_EHCI_BAR_REGDC 0x0DC |
| #define FCH_EHCI_BAR_REG100 0x100 // USB debug port |
| |
| // |
| // USB XHCI Device 0x7812/0x7814 |
| // Device 16 (0x10) Func 0/1 |
| // |
| #define FCH_XHCI_REG00 0x00 // DEVICE/VENDOR ID - R |
| #define FCH_XHCI_REG04 0x04 // Command - RW |
| #define FCH_XHCI_REG10 0x10 // Bar0 |
| #define FCH_XHCI_REG2C 0x2C // Sub System ID |
| #define FCH_XHCI_REG40 0x40 // Index0 |
| #define FCH_XHCI_REG44 0x44 // Data0 |
| #define FCH_XHCI_REG48 0x48 // Index1 |
| #define FCH_XHCI_REG4C 0x4C // Data0 |
| #define FCH_XHCI_REG54 0x54 // PME Control/Status |
| #define XHCI_EFUSE_LOCATION 0x18 // EFUSE bit 192, 193 |
| |
| #define FCH_XHCI_BAR_REG420 0x420 // Port Status and Control |
| #define FCH_XHCI_PORTSC_CCS 0x1 // Port Status and Control |
| #define FCH_XHCI_PORTSC_PED 0x2 // Port Status and Control |
| #define FCH_XHCI_PORTSC_PLS 0x1E0 // Port Status and Control |
| #define FCH_XHCI_PORTSC_SPEED 0x3C00 // Port Status and Control |
| #define FCH_XHCI_PORTSC_PR 0x10 // Port Status and Control |
| |
| // |
| // FCH CFG device 0x780B |
| // Device 20 (0x14) Func 0 |
| // |
| #define FCH_CFG_REG00 0x000 // VendorID - R |
| #define FCH_CFG_REG02 0x002 // DeviceID - R |
| #define FCH_CFG_REG04 0x004 // Command- RW |
| #define FCH_CFG_REG05 0x005 // Command- RW |
| #define FCH_CFG_REG06 0x006 // STATUS- RW |
| #define FCH_CFG_REG08 0x008 // Revision ID/Class Code- R |
| #define FCH_CFG_REG0A 0x00A // |
| #define FCH_CFG_REG0B 0x00B // |
| #define FCH_CFG_REG0C 0x00C // Cache Line Size- R |
| #define FCH_CFG_REG0D 0x00D // Latency Timer- R |
| #define FCH_CFG_REG0E 0x00E // Header Type- R |
| #define FCH_CFG_REG0F 0x00F // BIST- R |
| #define FCH_CFG_REG10 0x010 // Base Address 0- R |
| #define FCH_CFG_REG11 0x011 //; |
| #define FCH_CFG_REG12 0x012 //; |
| #define FCH_CFG_REG13 0x013 //; |
| #define FCH_CFG_REG14 0x014 // Base Address 1- R |
| #define FCH_CFG_REG18 0x018 // Base Address 2- R |
| #define FCH_CFG_REG1C 0x01C // Base Address 3- R |
| #define FCH_CFG_REG20 0x020 // Base Address 4- R |
| #define FCH_CFG_REG24 0x024 // Base Address 5- R |
| #define FCH_CFG_REG28 0x028 // Cardbus CIS Pointer- R |
| #define FCH_CFG_REG2C 0x02C // Subsystem Vendor ID- W |
| #define FCH_CFG_REG2E 0x02E // Subsystem ID- W |
| #define FCH_CFG_REG30 0x030 // Expansion ROM Base Address - R |
| #define FCH_CFG_REG34 0x034 // Capability Pointer - R (800) default changed as 0x00 |
| #define FCH_CFG_REG3C 0x03C // Interrupt Line - R |
| #define FCH_CFG_REG3D 0x03D // Interrupt Pin - R |
| #define FCH_CFG_REG3E 0x03E // Min_Gnt - R |
| #define FCH_CFG_REG3F 0x03F // Max_Lat - R |
| #define FCH_CFG_REG90 0x090 // Smbus Base Address - R |
| #define FCH_CFG_REG9C 0x09C // SBResourceMMIO_BASE |
| |
| // |
| // FCH SATA IDE device |
| // Device 20 (0x14) Func 1 |
| // |
| |
| #define FCH_IDE_REG00 0x00 // Vendor ID |
| #define FCH_IDE_REG02 0x02 // Device ID |
| #define FCH_IDE_REG04 0x04 // Command |
| #define FCH_IDE_REG06 0x06 // Status |
| #define FCH_IDE_REG08 0x08 // Revision ID/Class Code |
| #define FCH_IDE_REG09 0x09 // Class Code |
| #define FCH_IDE_REG2C 0x2C // Subsystem ID and Subsystem Vendor ID |
| #define FCH_IDE_REG40 0x40 // Configuration - RW - 32 bits |
| #define FCH_IDE_REG34 0x34 |
| #define FCH_IDE_REG62 0x62 // IDE Internal Control |
| #define FCH_IDE_REG63 0x63 // IDE Internal Control |
| // |
| // FCH AZALIA device 0x780D |
| // Device 20 (0x14) Func 2 |
| // |
| #define ATI_AZALIA_ExtBlk_Addr 0x0F8 |
| #define ATI_AZALIA_ExtBlk_DATA 0x0FC |
| |
| #define FCH_AZ_REG00 0x00 // Vendor ID - R |
| #define FCH_AZ_REG02 0x02 // Device ID - R/W |
| #define FCH_AZ_REG04 0x04 // PCI Command |
| #define FCH_AZ_REG06 0x06 // PCI Status - R/W |
| #define FCH_AZ_REG08 0x08 // Revision ID |
| #define FCH_AZ_REG09 0x09 // Programming Interface |
| #define FCH_AZ_REG0A 0x0A // Sub Class Code |
| #define FCH_AZ_REG0B 0x0B // Base Class Code |
| #define FCH_AZ_REG0C 0x0C // Cache Line Size - R/W |
| #define FCH_AZ_REG0D 0x0D // Latency Timer |
| #define FCH_AZ_REG0E 0x0E // Header Type |
| #define FCH_AZ_REG0F 0x0F // BIST |
| #define FCH_AZ_REG10 0x10 // Lower Base Address Register |
| #define FCH_AZ_REG14 0x14 // Upper Base Address Register |
| #define FCH_AZ_REG2C 0x2C // Subsystem Vendor ID |
| #define FCH_AZ_REG2D 0x2D // Subsystem ID |
| #define FCH_AZ_REG34 0x34 // Capabilities Pointer |
| #define FCH_AZ_REG3C 0x3C // Interrupt Line |
| #define FCH_AZ_REG3D 0x3D // Interrupt Pin |
| #define FCH_AZ_REG3E 0x3E // Minimum Grant |
| #define FCH_AZ_REG3F 0x3F // Maximum Latency |
| #define FCH_AZ_REG40 0x40 // Misc Control 1 |
| #define FCH_AZ_REG42 0x42 // Misc Control 2 Register |
| #define FCH_AZ_REG43 0x43 // Misc Control 3 Register |
| #define FCH_AZ_REG44 0x44 // Interrupt Pin Control Register |
| #define FCH_AZ_REG46 0x46 // Debug Control Register |
| #define FCH_AZ_REG4C 0x4C |
| #define FCH_AZ_REG50 0x50 // Power Management Capability ID |
| #define FCH_AZ_REG52 0x52 // Power Management Capabilities |
| #define FCH_AZ_REG54 0x54 // Power Management Control/Status |
| #define FCH_AZ_REG60 0x60 // MSI Capability ID |
| #define FCH_AZ_REG62 0x62 // MSI Message Control |
| #define FCH_AZ_REG64 0x64 // MSI Message Lower Address |
| #define FCH_AZ_REG68 0x68 // MSI Message Upper Address |
| #define FCH_AZ_REG6C 0x6C // MSI Message Data |
| |
| #define FCH_AZ_BAR_REG00 0x00 // Global Capabilities - R |
| #define FCH_AZ_BAR_REG02 0x02 // Minor Version - R |
| #define FCH_AZ_BAR_REG03 0x03 // Major Version - R |
| #define FCH_AZ_BAR_REG04 0x04 // Output Payload Capability - R |
| #define FCH_AZ_BAR_REG06 0x06 // Input Payload Capability - R |
| #define FCH_AZ_BAR_REG08 0x08 // Global Control - R/W |
| #define FCH_AZ_BAR_REG0C 0x0C // Wake Enable - R/W |
| #define FCH_AZ_BAR_REG0E 0x0E // State Change Status - R/W |
| #define FCH_AZ_BAR_REG10 0x10 // Global Status - R/W |
| #define FCH_AZ_BAR_REG18 0x18 // Output Stream Payload Capability - R |
| #define FCH_AZ_BAR_REG1A 0x1A // Input Stream Payload Capability - R |
| #define FCH_AZ_BAR_REG20 0x20 // Interrupt Control - R/W |
| #define FCH_AZ_BAR_REG24 0x24 // Interrupt Status - R/W |
| #define FCH_AZ_BAR_REG30 0x30 // Wall Clock Counter - R |
| #define FCH_AZ_BAR_REG38 0x38 // Stream Synchronization - R/W |
| #define FCH_AZ_BAR_REG40 0x40 // CORB Lower Base Address - R/W |
| #define FCH_AZ_BAR_REG44 0x44 // CORB Upper Base Address - RW |
| #define FCH_AZ_BAR_REG48 0x48 // CORB Write Pointer - R/W |
| #define FCH_AZ_BAR_REG4A 0x4A // CORB Read Pointer - R/W |
| #define FCH_AZ_BAR_REG4C 0x4C // CORB Control - R/W |
| #define FCH_AZ_BAR_REG4D 0x4D // CORB Status - R/W |
| #define FCH_AZ_BAR_REG4E 0x4E // CORB Size - R/W |
| #define FCH_AZ_BAR_REG50 0x50 // RIRB Lower Base Address - RW |
| #define FCH_AZ_BAR_REG54 0x54 // RIRB Upper Address - RW |
| #define FCH_AZ_BAR_REG58 0x58 // RIRB Write Pointer - RW |
| #define FCH_AZ_BAR_REG5A 0x5A // RIRB Response Interrupt Count - R/W |
| #define FCH_AZ_BAR_REG5C 0x5C // RIRB Control - R/W |
| #define FCH_AZ_BAR_REG5D 0x5D // RIRB Status - R/W |
| #define FCH_AZ_BAR_REG5E 0x5E // RIRB Size - R/W |
| #define FCH_AZ_BAR_REG60 0x60 // Immediate Command Output Interface - R/W |
| #define FCH_AZ_BAR_REG64 0x64 // Immediate Command Input Interface - R/W |
| #define FCH_AZ_BAR_REG68 0x68 // Immediate Command Input Interface - R/W |
| #define FCH_AZ_BAR_REG70 0x70 // DMA Position Lower Base Address - R/W |
| #define FCH_AZ_BAR_REG74 0x74 // DMA Position Upper Base Address - R/W |
| #define FCH_AZ_BAR_REG2030 0x2030 // Wall Clock Counter Alias - R |
| |
| // |
| // FCH LPC Device 0x780E |
| // Device 20 (0x14) Func 3 |
| // |
| #define FCH_LPC_REG00 0x00 // VID- R |
| #define FCH_LPC_REG02 0x02 // DID- R |
| #define FCH_LPC_REG04 0x04 // CMD- RW |
| #define FCH_LPC_REG06 0x06 // STATUS- RW |
| #define FCH_LPC_REG08 0x08 // Revision ID/Class Code - R |
| #define FCH_LPC_REG0C 0x0C // Cache Line Size - R |
| #define FCH_LPC_REG0D 0x0D // Latency Timer - R |
| #define FCH_LPC_REG0E 0x0E // Header Type - R |
| #define FCH_LPC_REG0F 0x0F // BIST- R |
| #define FCH_LPC_REG10 0x10 // Base Address Reg 0- RW* |
| #define FCH_LPC_REG2C 0x2C // Subsystem ID & Subsystem Vendor ID - Wo/Ro |
| #define FCH_LPC_REG34 0x34 // Capabilities Pointer - Ro |
| #define FCH_LPC_REG40 0x40 // PCI Control - RW |
| #define FCH_LPC_REG44 0x44 // IO Port Decode Enable Register 1- RW |
| #define FCH_LPC_REG45 0x45 // IO Port Decode Enable Register 2- RW |
| #define FCH_LPC_REG46 0x46 // IO Port Decode Enable Register 3- RW |
| #define FCH_LPC_REG47 0x47 // IO Port Decode Enable Register 4- RW |
| #define FCH_LPC_REG48 0x48 // IO/Mem Port Decode Enable Register 5- RW |
| #define FCH_LPC_REG49 0x49 // LPC Sync Timeout Count - RW |
| #define FCH_LPC_REG4A 0x4A // IO/Mem Port Decode Enable Register 6- RW |
| #define FCH_LPC_REG4C 0x4C // Memory Range Register - RW |
| #define FCH_LPC_REG50 0x50 // Rom Protect 0 - RW |
| #define FCH_LPC_REG54 0x54 // Rom Protect 1 - RW |
| #define FCH_LPC_REG58 0x58 // Rom Protect 2 - RW |
| #define FCH_LPC_REG5C 0x5C // Rom Protect 3 - RW |
| #define FCH_LPC_REG60 0x60 // PCI Memory Start Address of LPC Target Cycles - |
| #define FCH_LPC_REG62 0x62 // PCI Memory End Address of LPC Target Cycles - |
| #define FCH_LPC_REG64 0x64 // PCI IO base Address of Wide Generic Port - RW |
| #define FCH_LPC_REG65 0x65 |
| #define FCH_LPC_REG66 0x66 |
| #define FCH_LPC_REG67 0x67 |
| #define FCH_LPC_REG68 0x68 // LPC ROM Address Range 1 (Start Address) - RW |
| #define FCH_LPC_REG69 0x69 |
| #define FCH_LPC_REG6A 0x6A // LPC ROM Address Range 1 (End Address) - RW |
| #define FCH_LPC_REG6B 0x6B |
| #define FCH_LPC_REG6C 0x6C // LPC ROM Address Range 2 (Start Address)- RW |
| #define FCH_LPC_REG6D 0x6D |
| #define FCH_LPC_REG6E 0x6E // LPC ROM Address Range 2 (End Address) - RW |
| #define FCH_LPC_REG6F 0x6F |
| #define FCH_LPC_REG70 0x70 // Firmware ub Select - RW* |
| #define FCH_LPC_REG71 0x71 |
| #define FCH_LPC_REG72 0x72 |
| #define FCH_LPC_REG73 0x73 |
| #define FCH_LPC_REG74 0x74 // Alternative Wide IO Range Enable- W/R |
| #define FCH_LPC_REG78 0x78 // Miscellaneous Control Bits- W/R |
| #define FCH_LPC_REG79 0x79 // Miscellaneous Control Bits- W/R |
| #define FCH_LPC_REG7C 0x7C // TPM (trusted plant form module) reg- W/R |
| #define FCH_LPC_REG9C 0x9C |
| #define FCH_LPC_REG80 0x80 // MSI Capability Register- R |
| #define FCH_LPC_REGA0 0x0A0 // SPI base address |
| #define FCH_LPC_REGA1 0x0A1 // SPI base address |
| #define FCH_LPC_REGA2 0x0A2 // SPI base address |
| #define FCH_LPC_REGA3 0x0A3 // SPI base address |
| #define FCH_LPC_REGA4 0x0A4 |
| #define FCH_LPC_REGB8 0x0B8 |
| #define FCH_LPC_REGBA 0x0BA // EcControl |
| #define FCH_LPC_REGBB 0x0BB // HostControl |
| #define FCH_LPC_REGC8 0x0C8 |
| #define FCH_LPC_REGCC 0x0CC // AutoRomCfg |
| #define FCH_LPC_REGD0 0x0D0 |
| #define FCH_LPC_REGD3 0x0D3 |
| #define FCH_LPC_REGD4 0x0D4 |
| |
| // |
| // FCH PCIB 0x780F |
| // Device 20 (0x14) Func 4 |
| // |
| #define FCH_PCIB_REG04 0x04 // Command |
| #define FCH_PCIB_REG0D 0x0D // Primary Master Latency Timer |
| #define FCH_PCIB_REG1B 0x1B // Secondary Latency Timer |
| #define FCH_PCIB_REG1C 0x1C // IO Base |
| #define FCH_PCIB_REG1D 0x1D // IO Limit |
| #define FCH_PCIB_REG40 0x40 // CPCTRL |
| #define FCH_PCIB_REG42 0x42 // CLKCTRL |
| #define FCH_PCIB_REG48 0x48 // |
| #define FCH_PCIB_REG4A 0x4A // PCICLK Enable Bits |
| #define FCH_PCIB_REG4B 0x4B // Misc Control |
| #define FCH_PCIB_REG4C 0x4C // AutoClockRun Control |
| #define FCH_PCIB_REG50 0x50 // Dual Address Cycle Enable and PCIB_CLK_Stop Override |
| #define FCH_PCIB_REG65 0x65 // Misc Control |
| #define FCH_PCIB_REG66 0x66 // Misc Control |
| // |
| // FCH GEC 0x14E4 0x1699 |
| // Device 20 (0x14) Func 6 |
| // |
| #define FCH_GEC_REG10 0x10 // GEC BAR |
| |
| // |
| // FCH SD |
| // Device 20 (0x14) Func 7 |
| // |
| #define SD_PCI_REG10 0x10 |
| #define SD_PCI_REG2C 0x2C |
| #define SD_PCI_REGA4 0xA4 |
| #define SD_PCI_REGA8 0xA8 |
| #define SD_PCI_REGAC 0xAC |
| #define SD_PCI_REGB0 0xB0 |
| #define SD_PCI_REGB8 0xB8 |
| #define SD_PCI_REGBC 0xBC |
| #define SD_PCI_REGD0 0xD0 |
| #define SD_PCI_REGF0 0xF0 |
| #define SD_PCI_REGF4 0xF4 |
| #define SD_PCI_REGF8 0xF8 |
| #define SD_PCI_REGFC 0xFC |
| #define FCH_SD_BAR_REG28 0x28 // SDHC_CTRL1 |
| #define SD_CARD_PRESENT BIT0 |
| #define FCH_SD_BAR_REG2C 0x2C // SDHC_CTRL2 |
| #define FCH_SD_FREQUENCY_SLT BIT2 |
| #define FCH_SD_BAR_REG3C 0x3C // SDHC_HOST_CTRL2 |
| #define FCH_SD_1_8V BIT3 |
| |
| // |
| // FCH MMIO Base (SMI) |
| // offset : 0x200 |
| // |
| #define FCH_SMI_REG00 0x00 // EventStatus |
| #define FCH_SMI_REG04 0x04 // EventEnable |
| #define FCH_SMI_REG08 0x08 // SciTrig |
| #define FCH_SMI_REG0C 0x0C // SciLevl |
| #define FCH_SMI_REG10 0x10 // SmiSciStatus |
| #define FCH_SMI_REG14 0x14 // SmiSciEn |
| #define FCH_SMI_REG18 0x18 // ForceSciEn |
| #define FCH_SMI_REG1C 0x1C // SciRwData |
| #define FCH_SMI_REG3C 0x3C // DataErrorStatus |
| #define FCH_SMI_REG20 0x20 // SciS0En |
| #define FCH_SMI_Gevent0 0x40 // SciMap0 |
| #define FCH_SMI_Gevent1 0x41 // SciMap1 |
| #define FCH_SMI_Gevent2 0x42 // SciMap2 |
| #define FCH_SMI_Gevent3 0x43 // SciMap3 |
| #define FCH_SMI_Gevent4 0x44 // SciMap4 |
| #define FCH_SMI_Gevent5 0x45 // SciMap5 |
| #define FCH_SMI_Gevent6 0x46 // SciMap6 |
| #define FCH_SMI_Gevent7 0x47 // SciMap7 |
| #define FCH_SMI_Gevent8 0x48 // SciMap8 |
| #define FCH_SMI_Gevent9 0x49 // SciMap9 |
| #define FCH_SMI_Gevent10 0x4A // SciMap10 |
| #define FCH_SMI_Gevent11 0x4B // SciMap11 |
| #define FCH_SMI_Gevent12 0x4C // SciMap12 |
| #define FCH_SMI_Gevent13 0x4D // SciMap13 |
| #define FCH_SMI_Gevent14 0x4E // SciMap14 |
| #define FCH_SMI_Gevent15 0x4F // SciMap15 |
| #define FCH_SMI_Gevent16 0x50 // SciMap16 |
| #define FCH_SMI_Gevent17 0x51 // SciMap17 |
| #define FCH_SMI_Gevent18 0x52 // SciMap18 |
| #define FCH_SMI_Gevent19 0x53 // SciMap19 |
| #define FCH_SMI_Gevent20 0x54 // SciMap20 |
| #define FCH_SMI_Gevent21 0x55 // SciMap21 |
| #define FCH_SMI_Gevent22 0x56 // SciMap22 |
| #define FCH_SMI_Gevent23 0x57 // SciMap23 |
| #define FCH_SMI_Usbwakup0 0x58 // SciMap24 |
| #define FCH_SMI_Usbwakup1 0x59 // SciMap25 |
| #define FCH_SMI_Usbwakup2 0x5A // SciMap26 |
| #define FCH_SMI_Usbwakup3 0x5B // SciMap27 |
| #define FCH_SMI_SBGppPme0 0x5C // SciMap28 |
| #define FCH_SMI_SBGppPme1 0x5D // SciMap29 |
| #define FCH_SMI_SBGppPme2 0x5E // SciMap30 |
| #define FCH_SMI_SBGppPme3 0x5F // SciMap31 |
| #define FCH_SMI_SBGppHp0 0x60 // SciMap32 |
| #define FCH_SMI_SBGppHp1 0x61 // SciMap33 |
| #define FCH_SMI_SBGppHp2 0x62 // SciMap34 |
| #define FCH_SMI_SBGppHp3 0x63 // SciMap35 |
| #define FCH_SMI_AzaliaPme 0x64 // SciMap36 |
| #define FCH_SMI_SataGevent0 0x65 // SciMap37 |
| #define FCH_SMI_SataGevent1 0x66 // SciMap38 |
| #define FCH_SMI_GecPme 0x67 // SciMap39 |
| #define FCH_SMI_IMCGevent0 0x68 // SciMap40 |
| #define FCH_SMI_IMCGevent1 0x69 // SciMap41 |
| #define FCH_SMI_CIRPme 0x6A // SciMap42 |
| #define FCH_SMI_WakePinGevent 0x6B // SciMap43 |
| #define FCH_SMI_FanThGevent 0x6C // SciMap44 //FanThermalGevent |
| #define FCH_SMI_ASFMasterIntr 0x6D // SciMap45 |
| #define FCH_SMI_ASFSlaveIntr 0x6E // SciMap46 |
| #define FCH_SMI_SMBUS0 0x6F // SciMap47 |
| #define FCH_SMI_TWARN 0x70 // SciMap48 |
| #define FCH_SMI_TMI 0x71 // SciMap49 // TrafficMonitorIntr |
| #define FCH_SMI_iLLB 0x72 // SciMap50 |
| #define FCH_SMI_PowerButton 0x73 // SciMap51 |
| #define FCH_SMI_ProcHot 0x74 // SciMap52 |
| #define FCH_SMI_APUHwAssertion 0x75 // SciMap53 |
| #define FCH_SMI_APUSciAssertion 0x76 // SciMap54 |
| #define FCH_SMI_RAS 0x77 // SciMap55 |
| #define FCH_SMI_xHC0Pme 0x78 // SciMap56 |
| #define FCH_SMI_xHC1Pme 0x79 // SciMap57 |
| #define FCH_SMI_AcDcWake 0x7A // SciMap58 |
| |
| // Empty from 0x72-0x7F |
| //#Define FCH_SMI_REG7C 0x7F // SciMap63 *** |
| |
| #define FCH_SMI_REG80 0x80 // SmiStatus0 |
| #define FCH_SMI_REG84 0x84 // SmiStatus1 |
| #define FCH_SMI_REG88 0x88 // SmiStatus2 |
| #define FCH_SMI_REG8C 0x8C // SmiStatus3 |
| #define FCH_SMI_REG90 0x90 // SmiStatus4 |
| #define FCH_SMI_REG94 0x94 // SmiPointer |
| #define FCH_SMI_REG96 0x96 // SmiTimer |
| #define FCH_SMI_REG98 0x98 // SmiTrig |
| #define FCH_SMI_REG9C 0x9C // SmiTrig |
| #define FCH_SMI_REGA0 0xA0 |
| #define FCH_SMI_REGA1 0xA1 |
| #define FCH_SMI_REGA2 0xA2 |
| #define FCH_SMI_REGA3 0xA3 |
| #define FCH_SMI_REGA4 0xA4 |
| #define FCH_SMI_REGA5 0xA5 |
| #define FCH_SMI_REGA6 0xA6 |
| #define FCH_SMI_REGA7 0xA7 |
| #define FCH_SMI_REGA8 0xA8 |
| #define FCH_SMI_REGA9 0xA9 |
| #define FCH_SMI_REGAA 0xAA |
| #define FCH_SMI_REGAB 0xAB |
| #define FCH_SMI_REGAC 0xAC |
| #define FCH_SMI_REGAD 0xAD |
| #define FCH_SMI_REGAE 0xAE |
| #define FCH_SMI_REGAF 0xAF |
| #define FCH_SMI_REGB0 0xB0 |
| #define FCH_SMI_REGB1 0xB1 |
| #define FCH_SMI_REGB2 0xB2 |
| #define FCH_SMI_REGB3 0xB3 |
| #define FCH_SMI_REGB4 0xB4 |
| #define FCH_SMI_REGB5 0xB5 |
| #define FCH_SMI_REGB6 0xB6 |
| #define FCH_SMI_REGB7 0xB7 |
| #define FCH_SMI_REGB8 0xB8 |
| #define FCH_SMI_REGB9 0xB9 |
| #define FCH_SMI_REGBA 0xBA |
| #define FCH_SMI_REGBB 0xBB |
| #define FCH_SMI_REGBC 0xBC |
| #define FCH_SMI_REGBD 0xBD |
| #define FCH_SMI_REGBE 0xBE |
| #define FCH_SMI_REGBF 0xBF |
| #define FCH_SMI_REGC0 0xC0 |
| #define FCH_SMI_REGC1 0xC1 |
| #define FCH_SMI_REGC2 0xC2 |
| #define FCH_SMI_REGC3 0xC3 |
| #define FCH_SMI_REGC4 0xC4 |
| #define FCH_SMI_REGC5 0xC5 |
| #define FCH_SMI_REGC6 0xC6 |
| #define FCH_SMI_REGC7 0xC7 |
| #define FCH_SMI_REGC8 0xC8 |
| #define FCH_SMI_REGCA 0xCA // IoTrapping1 |
| #define FCH_SMI_REGCC 0xCC // IoTrapping2 |
| #define FCH_SMI_REGCE 0xCE // IoTrapping3 |
| #define FCH_SMI_TRAPPING_WRITE 0x01 |
| #define FCH_SMI_REGD0 0xD0 // MemTrapping0 |
| #define FCH_SMI_REGD4 0xD4 // MemRdOvrData0 |
| #define FCH_SMI_REGD8 0xD8 // MemTrapping1 |
| #define FCH_SMI_REGDC 0xDC // MemRdOvrData1 |
| #define FCH_SMI_REGE0 0xE0 // MemTrapping2 |
| #define FCH_SMI_REGE4 0xE4 // MemRdOvrData2 |
| #define FCH_SMI_REGE8 0xE8 // MemTrapping3 |
| #define FCH_SMI_REGEC 0xEC // MemRdOvrData3 |
| #define FCH_SMI_REGF0 0xF0 // CfgTrapping0 |
| #define FCH_SMI_REGF4 0xF4 // CfgTrapping1 |
| #define FCH_SMI_REGF8 0xF8 // CfgTrapping2 |
| #define FCH_SMI_REGFC 0xFC // CfgTrapping3 |
| |
| // |
| // FCH MMIO Base (PMIO) |
| // offset : 0x300 |
| // |
| #define FCH_PMIOA_REG00 0x00 // ISA Decode |
| #define FCH_PMIOA_REG04 0x04 // ISA Control |
| #define FCH_PMIOA_REG08 0x08 // PCI Control |
| #define FCH_PMIOA_REG0C 0x0C // StpClkSmaf |
| #define FCH_PMIOA_REG10 0x10 // RetryDetect |
| #define FCH_PMIOA_REG14 0x14 // StuckDetect |
| #define FCH_PMIOA_REG20 0x20 // BiosRamEn |
| #define FCH_PMIOA_REG24 0x24 // AcpiMmioEn |
| #define FCH_PMIOA_REG28 0x28 // AsfEn |
| #define FCH_PMIOA_REG2C 0x2C // Smbus0En |
| #define FCH_PMIOA_REG2E 0x2E // Smbus0Sel |
| #define FCH_PMIOA_REG34 0x34 // IoApicEn |
| #define FCH_PMIOA_REG3C 0x3C // SmartVoltEn |
| #define FCH_PMIOA_REG40 0x40 // SmartVolt2En |
| #define FCH_PMIOA_REG44 0x44 // BootTimerEn |
| #define FCH_PMIOA_REG48 0x48 // WatchDogTimerEn |
| #define FCH_PMIOA_REG4C 0x4C // WatchDogTimerConfig |
| #define FCH_PMIOA_REG50 0x50 // HPETEn |
| #define FCH_PMIOA_REG54 0x54 // SerialIrqConfig |
| #define FCH_PMIOA_REG56 0x56 // RtcControl |
| #define FCH_PMIOA_REG58 0x58 // VRT_T1 |
| #define FCH_PMIOA_REG59 0x59 // VRT_T2 |
| #define FCH_PMIOA_REG5A 0x5A // IntruderControl |
| #define FCH_PMIOA_REG5B 0x5B // RtcShadow |
| #define FCH_PMIOA_REG5C 0x5C |
| #define FCH_PMIOA_REG5D 0x5D |
| #define FCH_PMIOA_REG5E 0x5E // RtcExtIndex |
| #define FCH_PMIOA_REG5F 0x5F // RtcExtData |
| #define FCH_PMIOA_REG60 0x60 // AcpiPm1EvtBlk |
| #define FCH_PMIOA_REG62 0x62 // AcpiPm1CntBlk |
| #define FCH_PMIOA_REG64 0x64 // AcpiPmTmrBlk |
| #define FCH_PMIOA_REG66 0x66 // P_CNTBlk |
| #define FCH_PMIOA_REG68 0x68 // AcpiGpe0Blk |
| #define FCH_PMIOA_REG6A 0x6A // AcpiSmiCmd |
| #define FCH_PMIOA_REG6C 0x6C // AcpiPm2CntBlk |
| #define FCH_PMIOA_REG6E 0x6E // AcpiPmaCntBlk |
| #define FCH_PMIOA_REG74 0x74 // AcpiConfig |
| #define FCH_PMIOA_REG78 0x78 // WakeIoAddr |
| #define FCH_PMIOA_REG7A 0x7A // HaltCountEn |
| #define FCH_PMIOA_REG7C 0x7C // C1eWrPortAdr |
| #define FCH_PMIOA_REG7E 0x7E // CStateEn |
| #define FCH_PMIOA_REG7F 0x7F // CStateEn |
| #define FCH_PMIOA_REG80 0x80 // BreakEvent |
| #define FCH_PMIOA_REG84 0x84 // AutoArbEn |
| #define FCH_PMIOA_REG88 0x88 // CStateControl |
| #define FCH_PMIOA_REG89 0x89 // |
| #define FCH_PMIOA_REG8C 0x8C // StpClkHoldTime |
| #define FCH_PMIOA_REG8E 0x8E // PopUpEndTime |
| #define FCH_PMIOA_REG90 0x90 // C4Control |
| #define FCH_PMIOA_REG94 0x94 // CStateTiming0 |
| #define FCH_PMIOA_REG96 0x96 // |
| #define FCH_PMIOA_REG97 0x97 // |
| #define FCH_PMIOA_REG98 0x98 // CStateTiming1 |
| #define FCH_PMIOA_REG99 0x99 // |
| #define FCH_PMIOA_REG9B 0x9B // |
| #define FCH_PMIOA_REG9C 0x9C // C2Count |
| #define FCH_PMIOA_REG9D 0x9D // C3Count |
| #define FCH_PMIOA_REG9E 0x9E // C4Count |
| #define FCH_PMIOA_REGA0 0xA0 // MessageCState |
| #define FCH_PMIOA_REGA4 0xA4 // |
| #define FCH_PMIOA_REGA8 0xA8 // TrafficMonitorIdleTime |
| #define FCH_PMIOA_REGAA 0xAA // TrafficMonitorIntTime |
| #define FCH_PMIOA_REGAC 0xAC // TrafficMonitorTrafficCount |
| #define FCH_PMIOA_REGAE 0xAE // TrafficMonitorIntrCount |
| #define FCH_PMIOA_REGB0 0xB0 // TrafficMonitorTimeTick |
| #define FCH_PMIOA_REGB4 0xB4 // FidVidControl |
| #define FCH_PMIOA_REGB6 0xB6 // TPRESET1 |
| #define FCH_PMIOA_REGB7 0xB7 // Tpreset1b |
| #define FCH_PMIOA_REGB8 0xB8 // TPRESET2 |
| #define FCH_PMIOA_REGB9 0xB9 // Test0 |
| #define FCH_PMIOA_REGBA 0xBA // S_StateControl |
| #define FCH_PMIOA_REGBB 0xBB // |
| #define FCH_PMIOA_REGBC 0xBC // ThrottlingControl |
| #define FCH_PMIOA_REGBE 0xBE // ResetControl |
| #define FCH_PMIOA_REGBF 0xBF // ResetControl |
| #define FCH_PMIOA_REGC0 0xC0 // S5Status |
| #define FCH_PMIOA_REGC2 0xC2 // ResetStatus |
| #define FCH_PMIOA_REGC4 0xC4 // ResetCommand |
| #define FCH_PMIOA_REGC5 0xC5 // CF9Shadow |
| #define FCH_PMIOA_REGC6 0xC6 // HTControl |
| #define FCH_PMIOA_REGC8 0xC8 // Misc |
| #define FCH_PMIOA_REGCC 0xCC // IoDrvSth |
| #define FCH_PMIOA_REGD0 0xD0 // CLKRunEn |
| #define FCH_PMIOA_REGD2 0xD2 // PmioDebug |
| #define FCH_PMIOA_REGD3 0xD3 // SD |
| #define FCH_PMIOA_REGD6 0xD6 // IMCGating |
| #define FCH_PMIOA_REGD7 0xD7 // |
| #define FCH_PMIOA_REGD8 0xD8 // MiscIndex |
| #define FCH_PMIOA_REGD9 0xD9 // MiscData |
| #define FCH_PMIOA_REGDA 0xDA // SataConfig |
| #define FCH_PMIOA_REGDC 0xDC // HyperFlashConfig |
| #define FCH_PMIOA_REGDE 0xDE // ABConfig |
| #define FCH_PMIOA_REGE0 0xE0 // ABRegBar |
| #define FCH_PMIOA_REGE4 0xE4 |
| #define FCH_PMIOA_REGE6 0xE6 // FcEn |
| #define FCH_PMIOA_REGE7 0xE7 |
| #define FCH_PMIOA_REGE8 0xE8 |
| #define FCH_PMIOA_REGEA 0xEA // PcibConfig |
| #define FCH_PMIOA_REGEB 0xEB // AzEn |
| #define FCH_PMIOA_REGEC 0xEC // LpcGating |
| #define FCH_PMIOA_REGED 0xED // UsbGating |
| #define FCH_PMIOA_REGEE 0xEE // UsbCntrl |
| #define FCH_PMIOA_REGEF 0xEF // UsbEnable |
| #define FCH_PMIOA_REGF0 0xF0 // UsbControl |
| #define FCH_PMIOA_REGF2 0xF2 // UsbControl2 |
| #define FCH_PMIOA_REGF3 0xF3 // UsbDebug |
| #define FCH_PMIOA_REGF4 0xF4 // UsbDebug |
| #define FCH_PMIOA_REGF6 0xF6 // GecEn |
| #define FCH_PMIOA_REGF8 0xF8 // GecConfig |
| #define FCH_PMIOA_REGFC 0xFC // TraceMemoryEn |
| |
| #define FCH_PMx00_DecodeEn 0xFED80300ul // |
| #define FCH_PMxC0_ResetStatus 0xFED803C0ul // |
| #define FCH_PMxC0_ResetStatus_Mask 0x3fff0000ul // |
| #define FCH_PMxC4_ResetCommand 0xFED803C4ul // |
| #define FCH_PMxDC_SataConfig2 0xFED803DCul // |
| |
| // |
| // FCH MMIO Base (PMIO2) |
| // offset : 0x400 |
| // |
| #define FCH_PMIO2_REG00 0x00 // Fan0InputControl |
| #define FCH_PMIO2_REG01 0x01 // Fan0Control |
| #define FCH_PMIO2_REG02 0x02 // Fan0Freq |
| #define FCH_PMIO2_REG03 0x03 // LowDuty0 |
| #define FCH_PMIO2_REG04 0x04 // MidDuty0 |
| |
| #define FCH_PMIO2_REG10 0x00 // Fan1InputControl |
| #define FCH_PMIO2_REG11 0x01 // Fan1Control |
| #define FCH_PMIO2_REG12 0x02 // Fan1Freq |
| #define FCH_PMIO2_REG13 0x03 // LowDuty1 |
| #define FCH_PMIO2_REG14 0x04 // MidDuty1 |
| |
| #define FCH_PMIO2_REG63 0x63 // SampleFreqDiv |
| #define FCH_PMIO2_REG69 0x69 // Fan0 Speed |
| #define FCH_PMIO2_REG95 0x95 // Temperature |
| #define FCH_PMIO2_REGB8 0xB8 // Voltage |
| #define FCH_PMIO2_REGEA 0xEA // Hwm_Calibration |
| |
| #define FCH_PMIO2_REG92 0x92 // |
| #define FCH_PMIO2_REGF8 0xF8 // VoltageSamleSel |
| #define FCH_PMIO2_REGF9 0xF9 // TempSampleSel |
| |
| #define FCH_PMIO2_REG 0xFC // TraceMemoryEn |
| |
| |
| // |
| // FCH MMIO Base (GPIO/IoMux) |
| // offset : 0x100/0xD00 |
| // |
| /* |
| GPIO from 0 ~ 67, (GEVENT 0-23) 128 ~ 150, 160 ~ 226. |
| */ |
| #define FCH_GPIO_REG00 0x00 |
| #define FCH_GPIO_REG06 0x06 |
| #define FCH_GPIO_REG09 0x09 |
| #define FCH_GPIO_REG10 0x0A |
| #define FCH_GPIO_REG17 0x11 |
| #define FCH_GPIO_REG21 0x15 |
| #define FCH_GPIO_REG28 0x1C |
| #define FCH_GPIO_REG32 0x20 |
| #define FCH_GPIO_REG33 0x21 |
| #define FCH_GPIO_REG34 0x22 |
| #define FCH_GPIO_REG35 0x23 |
| #define FCH_GPIO_REG36 0x24 |
| #define FCH_GPIO_REG37 0x25 |
| #define FCH_GPIO_REG38 0x26 |
| #define FCH_GPIO_REG39 0x27 |
| #define FCH_GPIO_REG40 0x28 |
| #define FCH_GPIO_REG41 0x29 |
| #define FCH_GPIO_REG42 0x2A |
| #define FCH_GPIO_REG43 0x2B |
| #define FCH_GPIO_REG44 0x2C |
| #define FCH_GPIO_REG45 0x2D |
| #define FCH_GPIO_REG46 0x2E |
| #define FCH_GPIO_REG47 0x2F |
| #define FCH_GPIO_REG48 0x30 |
| #define FCH_GPIO_REG49 0x31 |
| #define FCH_GPIO_REG50 0x32 |
| #define FCH_GPIO_REG51 0x33 |
| #define FCH_GPIO_REG52 0x34 |
| #define FCH_GPIO_REG53 0x35 |
| #define FCH_GPIO_REG54 0x36 |
| #define FCH_GPIO_REG55 0x37 |
| #define FCH_GPIO_REG56 0x38 |
| #define FCH_GPIO_REG57 0x39 |
| #define FCH_GPIO_REG58 0x3A |
| #define FCH_GPIO_REG59 0x3B |
| #define FCH_GPIO_REG60 0x3C |
| #define FCH_GPIO_REG61 0x3D |
| #define FCH_GPIO_REG62 0x3E |
| #define FCH_GPIO_REG63 0x3F |
| #define FCH_GPIO_REG64 0x40 |
| #define FCH_GPIO_REG65 0x41 |
| #define FCH_GPIO_REG66 0x42 |
| #define FCH_GPIO_REG67 0x43 |
| #define FCH_GPIO_REG68 0x44 |
| #define FCH_GPIO_REG69 0x45 |
| #define FCH_GPIO_REG70 0x46 |
| #define FCH_GPIO_REG71 0x47 |
| #define FCH_GPIO_REG72 0x48 |
| #define FCH_GPIO_REG73 0x49 |
| #define FCH_GPIO_REG74 0x4A |
| #define FCH_GPIO_REG75 0x4B |
| #define FCH_GPIO_REG76 0x4C |
| #define FCH_GPIO_REG77 0x4D |
| #define FCH_GPIO_REG78 0x4E |
| #define FCH_GPIO_REG79 0x4F |
| #define FCH_GPIO_REG80 0x50 |
| |
| #define FCH_GEVENT_REG00 0x60 |
| #define FCH_GEVENT_REG01 0x61 |
| #define FCH_GEVENT_REG02 0x62 |
| #define FCH_GEVENT_REG03 0x63 |
| #define FCH_GEVENT_REG04 0x64 |
| #define FCH_GEVENT_REG05 0x65 |
| #define FCH_GEVENT_REG06 0x66 |
| #define FCH_GEVENT_REG07 0x67 |
| #define FCH_GEVENT_REG08 0x68 |
| #define FCH_GEVENT_REG09 0x69 |
| #define FCH_GEVENT_REG10 0x6A |
| #define FCH_GEVENT_REG11 0x6B |
| #define FCH_GEVENT_REG12 0x6C |
| #define FCH_GEVENT_REG13 0x6D |
| #define FCH_GEVENT_REG14 0x6E |
| #define FCH_GEVENT_REG15 0x6F |
| #define FCH_GEVENT_REG16 0x70 |
| #define FCH_GEVENT_REG17 0x71 |
| #define FCH_GEVENT_REG18 0x72 |
| #define FCH_GEVENT_REG19 0x73 |
| #define FCH_GEVENT_REG20 0x74 |
| #define FCH_GEVENT_REG21 0x75 |
| #define FCH_GEVENT_REG22 0x76 |
| #define FCH_GEVENT_REG23 0x77 |
| // S5-DOMAIN GPIO |
| #define FCH_GPIO_REG160 0xA0 |
| #define FCH_GPIO_REG161 0xA1 |
| #define FCH_GPIO_REG162 0xA2 |
| #define FCH_GPIO_REG163 0xA3 |
| #define FCH_GPIO_REG164 0xA4 |
| #define FCH_GPIO_REG165 0xA5 |
| #define FCH_GPIO_REG166 0xA6 |
| #define FCH_GPIO_REG167 0xA7 |
| #define FCH_GPIO_REG168 0xA8 |
| #define FCH_GPIO_REG169 0xA9 |
| #define FCH_GPIO_REG170 0xAA |
| #define FCH_GPIO_REG171 0xAB |
| #define FCH_GPIO_REG172 0xAC |
| #define FCH_GPIO_REG173 0xAD |
| #define FCH_GPIO_REG174 0xAE |
| #define FCH_GPIO_REG175 0xAF |
| #define FCH_GPIO_REG176 0xB0 |
| #define FCH_GPIO_REG177 0xB1 |
| #define FCH_GPIO_REG178 0xB2 |
| #define FCH_GPIO_REG179 0xB3 |
| #define FCH_GPIO_REG180 0xB4 |
| #define FCH_GPIO_REG181 0xB5 |
| #define FCH_GPIO_REG182 0xB6 |
| #define FCH_GPIO_REG183 0xB7 |
| #define FCH_GPIO_REG184 0xB8 |
| #define FCH_GPIO_REG185 0xB9 |
| #define FCH_GPIO_REG186 0xBA |
| #define FCH_GPIO_REG187 0xBB |
| #define FCH_GPIO_REG188 0xBC |
| #define FCH_GPIO_REG189 0xBD |
| #define FCH_GPIO_REG190 0xBE |
| #define FCH_GPIO_REG191 0xBF |
| #define FCH_GPIO_REG192 0xC0 |
| #define FCH_GPIO_REG193 0xC1 |
| #define FCH_GPIO_REG194 0xC2 |
| #define FCH_GPIO_REG195 0xC3 |
| #define FCH_GPIO_REG196 0xC4 |
| #define FCH_GPIO_REG197 0xC5 |
| #define FCH_GPIO_REG198 0xC6 |
| #define FCH_GPIO_REG199 0xC7 |
| #define FCH_GPIO_REG200 0xC8 |
| #define FCH_GPIO_REG201 0xC9 |
| #define FCH_GPIO_REG202 0xCA |
| #define FCH_GPIO_REG203 0xCB |
| #define FCH_GPIO_REG204 0xCC |
| #define FCH_GPIO_REG205 0xCD |
| #define FCH_GPIO_REG206 0xCE |
| #define FCH_GPIO_REG207 0xCF |
| #define FCH_GPIO_REG208 0xD0 |
| #define FCH_GPIO_REG209 0xD1 |
| #define FCH_GPIO_REG210 0xD2 |
| #define FCH_GPIO_REG211 0xD3 |
| #define FCH_GPIO_REG212 0xD4 |
| #define FCH_GPIO_REG213 0xD5 |
| #define FCH_GPIO_REG214 0xD6 |
| #define FCH_GPIO_REG215 0xD7 |
| #define FCH_GPIO_REG216 0xD8 |
| #define FCH_GPIO_REG217 0xD9 |
| #define FCH_GPIO_REG218 0xDA |
| #define FCH_GPIO_REG219 0xDB |
| #define FCH_GPIO_REG220 0xDC |
| #define FCH_GPIO_REG221 0xDD |
| #define FCH_GPIO_REG222 0xDE |
| #define FCH_GPIO_REG223 0xDF |
| #define FCH_GPIO_REG224 0xF0 |
| #define FCH_GPIO_REG225 0xF1 |
| #define FCH_GPIO_REG226 0xF2 |
| #define FCH_GPIO_REG227 0xF3 |
| #define FCH_GPIO_REG228 0xF4 |
| |
| #define FCH_IOMUXx0D_IR_TX0_USB_OC5_L_AGPIO13 0xFED80D0Dul // |
| #define FCH_IOMUXx0E_IR_TX1_USB_OC6_L_AGPIO14 0xFED80D0Eul // |
| #define FCH_IOMUXx13_SCL1_I2C3_SCL_EGPIO19 0xFED80D13ul // |
| #define FCH_IOMUXx14_SDA1_I2C3_SDA_EGPIO20 0xFED80D14ul // |
| #define FCH_IOMUX_55_FANOUT0_AGPIO85 0xFED80D55ul // FANOUT0_AGPIO85 |
| #define FCH_IOMUXx66_SD0_PWR_CTRL_AGPIO102 0xFED80D66ul // |
| #define FCH_IOMUXx71_SCL0_I2C2_SCL_EGPIO113 0xFED80D71ul // |
| #define FCH_IOMUXx72_SDA0_I2C2_SDA_EGPIO114 0xFED80D72ul // |
| #define FCH_IOMUXx89_UART0_RTS_L_EGPIO137 0xFED80D89ul // |
| #define FCH_IOMUXx8A_UART0_TXD_EGPIO138 0xFED80D8Aul // |
| #define FCH_IOMUXx8E_UART1_RTS_L_EGPIO142 0xFED80D8Eul // |
| #define FCH_IOMUXx8F_UART1_TXD_EGPIO143 0xFED80D8Ful // |
| |
| // |
| // FCH MMIO Base (GPIO BANK0) |
| // offset : 0x1500 |
| // |
| #define FCH_GPIO_PULL_UP_ENABLE BIT4 |
| #define FCH_GPIO_PULL_DOWN_ENABLE BIT5 |
| #define FCH_GPIO_OUTPUT_VALUE BIT6 |
| #define FCH_GPIO_OUTPUT_ENABLE (1 << 7) |
| |
| #define FCH_GPIO_068_AZ_SDIN0_GPIO26 0x68 |
| #define FCH_GPIO_06C_AZ_SDIN1_GPIO27 0x6C |
| #define FCH_GPIO_070_AZ_SDIN2_GPIO28 0x70 |
| #define FCH_GPIO_074_AZ_SDIN3_GPIO29 0x74 |
| |
| #define FCH_GPIO_10C_GPIO55_AGPI067 0x10C |
| #define FCH_GPIO_118_GPIO59_AGPI070 0x118 |
| |
| // |
| // FCH MMIO Base (IoMux) |
| // offset : 0xD00 |
| // |
| #define FCH_IOMUX_1A_AZ_SDIN0_EGPIO26 0x1A |
| #define FCH_IOMUX_1B_AZ_SDIN1_EGPIO27 0x1B |
| #define FCH_IOMUX_1C_AZ_SDIN2_EGPIO28 0x1C |
| #define FCH_IOMUX_1D_AZ_SDIN3_EGPIO29 0x1D |
| |
| // |
| // FCH MMIO Base (SMBUS) |
| // offset : 0xA00 |
| // |
| #define FCH_SMBUS_REG12 0x12 // I2CbusConfig |
| |
| // |
| // FCH MMIO Base (MISC) |
| // offset : 0xE00 |
| // |
| #define FCH_MISC_REG00 0x00 // ClkCntrl0 |
| /* |
| FCH_MISC_REG00 EQU 000h |
| ClkCntrl0 EQU 0FFFFFFFFh |
| */ |
| #define FCH_MISC_REG04 0x04 // ClkCntrl1 |
| /* |
| FCH_MISC_REG04 EQU 004h |
| ClkCntrl1 EQU 0FFFFFFFFh |
| */ |
| #define FCH_MISC_REG08 0x08 // ClkCntrl2 |
| /* |
| FCH_MISC_REG08 EQU 008h |
| ClkCntrl2 EQU 0FFFFFFFFh |
| */ |
| #define FCH_MISC_REG0C 0x0C // ClkCntrl3 |
| /* |
| FCH_MISC_REG0C EQU 00Ch |
| ClkCntrl3 EQU 0FFFFFFFFh |
| */ |
| #define FCH_MISC_REG10 0x10 // ClkCntrl4 |
| /* |
| FCH_MISC_REG10 EQU 010h |
| ClkCntrl4 EQU 0FFFFFFFFh |
| */ |
| #define FCH_MISC_REG14 0x14 // ClkCntrl5 |
| /* |
| FCH_MISC_REG14 EQU 014h |
| ClkCntrl5 EQU 0FFFFFFFFh |
| */ |
| #define FCH_MISC_REG18 0x18 // ClkCntrl6 |
| /* |
| FCH_MISC_REG18 EQU 018h |
| ClkCntrl6 EQU 0FFFFFFFFh |
| */ |
| #define FCH_MISC_REG1C 0x1C |
| #define FCH_MISC_REG20 0x20 |
| #define FCH_MISC_REG30 0x30 // OscFreqCounter |
| /* |
| FCH_MISC_REG30 EQU 030h |
| OscCounter EQU 0FFFFFFFFh ; The 32bit register shows the number of OSC clock per second. |
| */ |
| #define FCH_MISC_REG34 0x34 // HpetClkPeriod |
| /* |
| FCH_MISC_REG34 EQU 034h |
| HpetClkPeriod EQU 0FFFFFFFFh ; default - 0x429B17Eh (14.31818M). |
| */ |
| #define FCH_MISC_REG28 0x28 // ClkDrvSth2 |
| #define FCH_MISC_REG2C 0x2C |
| #define FCH_MISC_REG40 0x40 // MiscCntrl for clock only |
| #define FCH_MISC_REG41 0x41 // MiscCntr2 |
| #define FCH_MISC_REG42 0x42 // MiscCntr3 |
| #define FCH_MISC_REG44 0x44 // ValueOnPort80 |
| #define FCH_MISC_REG50 0x50 // |
| #define FCH_MISCx50_JTAG_CONTROL_ECO 0xFED80E50ul // |
| #define FCH_MISCx68_MEMORY_POWER_SAVING_CONTROL 0xFED80E68ul // |
| |
| #define FCH_MISC_REG6C 0x6C // EcoBit2 |
| /* |
| FCH_MISC_REG40 EQU 040h |
| */ |
| |
| #define FCH_MISC_REG80 0x80 /**< FCH_MISC_REG80 |
| * @par |
| * StrapStatus [15.0] - FCH chip Strap Status |
| * @li <b>0001</b> - Not USED FWH |
| * @li <b>0002</b> - Not USED LPC ROM |
| * @li <b>0004</b> - EC enabled |
| * @li <b>0008</b> - Reserved |
| * @li <b>0010</b> - Internal Clock mode |
| */ |
| #define FCH_MISC_REGB6 0xB6 // |
| |
| #define ChipSysNotUseFWHRom 0x0001 // EcPwm3 pad |
| #define ChipSysNotUseLpcRom 0x0002 // Inverted version from EcPwm2 pad (default - 1) |
| // Note: Both EcPwm3 and EcPwm2 straps pins are used to select boot ROM type. |
| #define ChipSysEcEnable 0x0004 // Enable Embedded Controller (EC) |
| #define ChipSysBootFailTmrEn 0x0008 // Enable Watchdog function |
| #define ChipSysIntClkGen 0x0010 // Select 25Mhz crystal clock or 100Mhz PCI-E clock ** |
| |
| #define FCH_MISC_REG84 0x84 // StrapOverride |
| /* |
| FCH_MISC_REG84 EQU 084h |
| Override FWHDisableStrap EQU BIT0 ; Override FWHDiableStrap value from external pin. |
| Override UseLpcRomStrap EQU BIT1 ; Override UseLpcRomStrap value from external pin. |
| Override EcEnableStrap EQU BIT2 ; Override EcEnableStrap value from external pin. |
| Override BootFailTmrEnStrap EQU BIT3 ; Override BootFailTmrEnStrap value from external pin. |
| Override DefaultModeStrap EQU BIT5 ; Override DefaultModeStrap value from external pin. |
| Override I2CRomStrap EQU BIT7 ; Override I2CRomStrap value from external pin. |
| Override ILAAutorunEnBStrap EQU BIT8 ; Override ILAAutorunEnBStrap value from external pin. |
| Override FcPllBypStrap EQU BIT9 ; Override FcPllBypStrap value from external pin. |
| Override PciPllBypStrap EQU BIT10 ; Override PciPllBypStrap value from external pin. |
| Override ShortResetStrap EQU BIT11 ; Override ShortResetStrap value from external pin. |
| Override FastBif2ClkStrap EQU BIT13 ; Override FastBif2ClkStrap value from external pin |
| PciRomBootStrap EQU BIT15 ; Override PCI Rom Boot Strap value from external pin |
| BlinkSlowModestrap EQU BIT16 ; Override Blink Slow mode (100Mhz) from external pin |
| ClkGenStrap EQU BIT17 ; Override CLKGEN from external pin. |
| BIF_GEN2_COMPL_Strap EQU BIT18 ; Override BIF_ GEN2_COMPLIANCE strap from external pin. |
| StrapOverrideEn EQU BIT31 ; Enable override strapping feature. |
| */ |
| #define FCH_MISC_REGC0 0xC0 // CPU_Pstate0 |
| /* |
| FCH_MISC_REGC0 EQU 0C0h |
| Core0_PState EQU BIT0+BIT1+BIT2 ; 000: P0 001: P1 010: P2 011: P3 100: P4 101: P5 110: P6 111: P7 |
| Core1_PState EQU BIT4+BIT5+BIT6 |
| Core2_PState EQU BIT8+BIT9+BIT10 |
| Core3_PState EQU BIT12+BIT13+BIT14 |
| Core4_PState EQU BIT16++BIT17+BIT18 |
| Core5_PState EQU BIT20+BIT21+BIT22 |
| Core6_PState EQU BIT24+BIT25+BIT26 |
| Core7_PState EQU BIT28+BIT29+BIT30 |
| */ |
| #define FCH_MISC_REGC4 0xC4 // CPU_Pstate1 |
| /* |
| FCH_MISC_REGC4 EQU 0C4h |
| Core8_PState EQU BIT0+BIT1+BIT2 ; 000: P0 001: P1 010: P2 011: P3 100: P4 101: P5 110: P6 111: P7 |
| Core9_PState EQU BIT4+BIT5+BIT6 |
| Core10_PState EQU BIT8+BIT9+BIT10 |
| Core11_PState EQU BIT12+BIT13+BIT14 |
| Core12_PState EQU BIT16++BIT17+BIT18 |
| Core13_PState EQU BIT20+BIT21+BIT22 |
| Core14_PState EQU BIT24+BIT25+BIT26 |
| Core15_PState EQU BIT28+BIT29+BIT30 |
| */ |
| #define FCH_MISC_REGD0 0xD0 // CPU_Cstate0 |
| /* |
| FCH_MISC_REGD0 EQU 0D0h |
| Core0_CState EQU BIT0+BIT1+BIT2 ; 000: C0 001: C1 010: C2 011: C3 100: C4 101: C5 110: C6 111: C7 |
| Core1_CState EQU BIT4+BIT5+BIT6 |
| Core2_CState EQU BIT8+BIT9+BIT10 |
| Core3_CState EQU BIT12+BIT13+BIT14 |
| Core4_CState EQU BIT16++BIT17+BIT18 |
| Core5_CState EQU BIT20+BIT21+BIT22 |
| Core6_CState EQU BIT24+BIT25+BIT26 |
| Core7_CState EQU BIT28+BIT29+BIT30 |
| */ |
| #define FCH_MISC_REGD4 0xD4 // CPU_Cstate1 |
| /* |
| FCH_MISC_REGD4 EQU 0D4h |
| Core8_CState EQU BIT0+BIT1+BIT2 ; 000: C0 001: C1 010: C2 011: C3 100: C4 101: C5 110: C6 111: C7 |
| Core9_CState EQU BIT4+BIT5+BIT6 |
| Core10_CState EQU BIT8+BIT9+BIT10 |
| Core11_CState EQU BIT12+BIT13+BIT14 |
| Core12_CState EQU BIT16++BIT17+BIT18 |
| Core13_CState EQU BIT20+BIT21+BIT22 |
| Core14_CState EQU BIT24+BIT25+BIT26 |
| Core15_CState EQU BIT28+BIT29+BIT30 |
| */ |
| #define FCH_MISC_REGF0 0xF0 // SataPortSts |
| /* |
| FCH_MISC_REGF0 EQU 0F0h |
| Port0Sts EQU BIT0 ; The selected status of Port 0. |
| Port1Sts EQU BIT1 ; The selected status of Port 1 |
| Port2Sts EQU BIT2 ; The selected status of Port 2. |
| Port3Sts EQU BIT3 ; The selected status of Port 3 |
| Port4Sts EQU BIT4 ; The selected status of Port 4. |
| Port5Sts EQU BIT5 ; The selected status of Port 5 |
| SataPortSel EQU BIT24+BIT25 ; 00 - Select "led" for Port 0 to 5 |
| ; 01 - Select "delete" for Port 0 to 5 |
| ; 10 - Select "err" for Port 0 to 5 |
| ; 11 - Select "led" for Port 0 to 5 |
| */ |
| |
| // |
| // FCH MMIO Base (SERIAL_DEBUG_BASE) |
| // offset : 0x1000 |
| // |
| #define FCH_SDB_REG00 0x00 // |
| #define FCH_SDB_REG74 0x74 |
| |
| #define FCH_RTC_REG00 0x00 // Seconds - RW |
| #define FCH_RTC_REG01 0x01 // Seconds Alarm - RW |
| #define FCH_RTC_REG02 0x02 // Minutes - RW |
| #define FCH_RTC_REG03 0x03 // Minutes Alarm - RW |
| #define FCH_RTC_REG04 0x04 // ours - RW |
| #define FCH_RTC_REG05 0x05 // ours Alarm- RW |
| #define FCH_RTC_REG06 0x06 // Day of Week - RW |
| #define FCH_RTC_REG07 0x07 // Date of Mont - RW |
| #define FCH_RTC_REG08 0x08 // Mont - RW |
| #define FCH_RTC_REG09 0x09 // Year - RW |
| #define FCH_RTC_REG0A 0x0A // Register A - RW |
| #define FCH_RTC_REG0B 0x0B // Register B - RW |
| #define FCH_RTC_REG0C 0x0C // Register C - R |
| #define FCH_RTC_REG0D 0x0D // DateAlarm - RW |
| #define FCH_RTC_REG32 0x32 // AltCentury - RW |
| #define FCH_RTC_REG48 0x48 // Century - RW |
| #define FCH_RTC_REG50 0x50 // Extended RAM Address Port - RW |
| #define FCH_RTC_REG53 0x53 // Extended RAM Data Port - RW |
| #define FCH_RTC_REG7E 0x7E // RTC Time Clear - RW |
| #define FCH_RTC_REG7F 0x7F // RTC RAM Enable - RW |
| |
| #define FCH_ECMOS_REG00 0x00 // scratch - reg |
| //;BIT0=0 AsicDebug is enabled |
| //;BIT1=0 SLT S3 runs |
| #define FCH_ECMOS_REG01 0x01 |
| #define FCH_ECMOS_REG02 0x02 |
| #define FCH_ECMOS_REG03 0x03 |
| #define FCH_ECMOS_REG04 0x04 |
| #define FCH_ECMOS_REG05 0x05 |
| #define FCH_ECMOS_REG06 0x06 |
| #define FCH_ECMOS_REG07 0x07 |
| #define FCH_ECMOS_REG08 0x08 // save 32BIT Physical address of Config structure |
| #define FCH_ECMOS_REG09 0x09 |
| #define FCH_ECMOS_REG0A 0x0A |
| #define FCH_ECMOS_REG0B 0x0B |
| |
| #define FCH_ECMOS_REG0C 0x0C //;save MODULE_ID |
| #define FCH_ECMOS_REG0D 0x0D //;Reserve for NB |
| |
| // |
| // FCH SMI Base (FCH_SMI_BASE) |
| // offset : 0x0200 |
| // |
| #define FCH_SMIx0C_Level 0xFED8020Cul // Level |
| #define FCH_SMIx58_EHCI_WAKE 0xFED80258ul // EHCI WAKE |
| #define FCH_SMIx78_XHCI_WAKE 0xFED80278ul // XHCI WAKE |
| |
| #define FCH_SMIx88_SmiStatus2 0xFED80288ul // SmiStatus2 |
| #define FCH_SMIx88_SmiStatus2_UsbSmiEvent76 ( 1 << 12 ) |
| |
| // |
| // FCH PMIO Base (FCH_PMIO_BASE) |
| // offset : 0x0300 |
| // |
| #define FCH_PMIOx10_Power_Reset_Config 0xFED80310ul //Power Reset Config |
| #define FCH_PMIOx10_Power_Reset_Config_ToggleAllPwrGoodOnCf9 (1 << 1) |
| |
| #define FCH_PMIOx74_AcpiConfig 0xFED80374ul // AcpiConfig |
| #define FCH_PMIOx74_AcpiConfig_PwnBtnEn (1 << 8) |
| #define FCH_PMIOx74_AcpiConfig_AcpiReducedHwEn (1 << 9) |
| |
| #define FCH_PMIOxC0_S5ResetStatus 0xFED803C0ul // S5ResetStatus |
| #define FCH_PMIOxC0_S5ResetStatus_ThermalTrip (1 << 0) |
| #define FCH_PMIOxC0_S5ResetStatus_FourSecondPwrBtn (1 << 1) |
| #define FCH_PMIOxC0_S5ResetStatus_S_Status (0x3fe | (1 << 20)) |
| #define FCH_PMIOxC0_S5ResetStatus_All_Status 0x3FFF03FFul |
| #define FCH_PMIOxC0_S5ResetStatus_Clr_Status 0x3FFF03FEul |
| |
| #define FCH_PMxC8_Misc 0xFED803C8ul // Misc |
| #define FCH_PMxC8_Misc_UseAcpiStraps (1 << 4) |
| |
| #define FCH_PMxE8_SDFlashCntrl 0xFED803E8ul // SDFlashCntrl |
| #define FCH_PMxE8_SDFlashCntrl_SdCd2Acpi (1 << 5) |
| // |
| // FCH MISC Base (FCH_MISC_BASE) |
| // offset : 0x0E00 |
| // |
| #define FCH_MISCx28_ClkDrvStr2 0xFED80E28ul // ClkDrvStr2 |
| #define FCH_MISCx28_ClkDrvStr2_USB2_RefClk_Pwdn (1 << 30) |
| #define FCH_MISCx28_ClkDrvStr2_USB3_RefClk_Pwdn (1 << 31) |
| |
| #define FCH_MISCx40_MiscClkCntl1 0xFED80E40ul // MiscClkCntl1 |
| #define FCH_MISCx40_MiscClkCntl1_CG1PLL_FBDIV_Test (1 << 26) |
| |
| #define FCH_MISCx50_JTAG_Control_ECO_bits 0xFED80E50ul // JTAG_Control_ECO_bits |
| #define FCH_MISCx50_JTAG_Control_ECO_bits_BIT12 (1 << 12) |
| #define FCH_MISCx50_JTAG_Control_ECO_bits_BIT16 (1 << 16) |
| |
| // FCH GPIO |
| // offset : 0x1500 |
| // |
| #define FCH_GPIOx018_AGPIO6_LDT_RST_L 0xFED81518ul // |
| #define FCH_GPIOx10C_DEVSLP0_EGPIO67 0xFED8160Cul // |
| |
| // FCH XHC PM (FCH_XHC_PM) |
| // offset : 0x1C00 |
| // |
| #define FCH_XHC_PMx00_Configure0 0xFED81C00ul // |
| #define FCH_XHC_PMx00_Configure0_U3pPllReset BIT8 |
| #define FCH_XHC_PMx00_Configure0_U3P_D3Cold_PWRDN BIT15 |
| #define FCH_XHC_PMx00_Configure0_XHC_SMIB_EN BIT21 |
| |
| #define FCH_XHC_PMx10_Xhc_Memory_Configure 0xFED81C10ul // |
| #define FCH_XHC_PMx18_Usb20_Link_Status 0xFED81C18ul // |
| #define FCH_XHC_PMx20_Usb20_Wake_Control 0xFED81C20ul // |
| #define FCH_XHC_PMx24_Misc0 0xFED81C24ul // |
| #define FCH_XHC_PMx28_Misc1 0xFED81C28ul // |
| #define FCH_XHC_PMx2C_Misc2 0xFED81C2Cul // |
| #define FCH_XHC_PMx30_Xhci10_Enable 0xFED81C30ul // |
| #define FCH_XHC_PMx60_xHC_Battery_Charger_Enable 0xFED81C60ul // |
| |
| #define FCH_XHC_PMx88_SSPHY_Common_Clock_Control_Status 0xFED81C88ul // |
| |
| |
| |
| // FCH AOAC Base (FCH_AOAC_BASE) |
| // offset : 0x1E00 |
| // |
| #define FCH_AOACx40_D3_CONTROL 0xFED81E40ul // |
| #define FCH_AOACx41_D3_STATUS 0xFED81E40ul // |
| #define FCH_AOACx5E_SATA_D3_CONTROL 0xFED81E5Eul // |
| #define FCH_AOACx64_EHCI_D3_CONTROL 0xFED81E64ul // |
| #define FCH_AOACx65_EHCI_D3_STATE 0xFED81E65ul // |
| #define FCH_AOACx6E_USB3_D3_CONTROL 0xFED81E6Eul // |
| #define FCH_AOACx6F_USB3_D3_STATE 0xFED81E6Ful // |
| #define FCH_AOACx70_SD_D3_CONTROL 0xFED81E70ul // |
| #define FCH_AOACx7A_IMC_D3_CONTROL 0xFED81E7Aul // |
| #define FCH_AOACx88Shadow_Register_SRAM_Addr 0xFED81E88ul // |
| #define FCH_AOACx8CShadow_Register_SRAM_Data 0xFED81E8Cul // |
| #define FCH_AOACx94S013_CONTROL 0xFED81E94ul // |
| #define FCH_AOACx94S013_CONTROL_ARBITER_DIS (1 << 14) |
| #define FCH_AOACx94S013_CONTROL_INTERRUPT_DIS (1 << 15) |
| #define FCH_AOACx9C_Shadow_Timer_Control 0xFED81E9Cul // |
| #define FCH_AOACx9C_Shadow_Timer_Control_ShadowHpetEn (1 << 0) // |
| #define FCH_AOACx9C_Shadow_Timer_Control_ShadowAcpiTimerEn (1 << 1) // |
| |
| #define FCH_AOACxA0_PwrGood_Control 0xFED81EA0ul // |
| #define FCH_AOACxA0_PwrGood_Control_XhcPwrGood (1 << 3) // |
| #define FCH_AOACxA0_PwrGood_Control_SwUsb3SlpShutdown (1 << 29) // |
| #define FCH_AOACxA0_PwrGood_Control_SwUsb2S5RstB (1 << 30) // |
| |
| #define FCH_AOAC_REG00 0x00 // PerfMonControl |
| #define FCH_AOAC_REG04 0x04 // PerfMonTimeLimit |
| #define FCH_AOAC_REG08 0x08 // PerfMonWeight[3:0] |
| #define FCH_AOAC_REG0C 0x0C // PerfMonWeight[7:4] |
| #define FCH_AOAC_REG10 0x10 // PerfMonTrafficCnt[1:0] |
| #define FCH_AOAC_REG14 0x14 // PerfMonTrafficCnt[3:2] |
| #define FCH_AOAC_REG18 0x18 // PerfMonTrafficCnt[5:4] |
| #define FCH_AOAC_REG1C 0x1C // PerfMonTrafficCnt[7:6] |
| #define FCH_AOAC_REG20 0x20 // PerfMonTrafficCntAll |
| #define FCH_AOAC_REG24 0x24 // PerfMonIntrCnt |
| #define FCH_AOAC_REG28 0x28 // |
| #define FCH_AOAC_REG2C 0x2C // |
| #define FCH_AOAC_REG30 0x30 // Alternative HPET Timer |
| #define FCH_AOAC_REG34 0x34 // Alternative HPET Timer (HIGH 32BITS) |
| #define FCH_AOAC_REG38 0x38 // Alternative HPET Alarm |
| #define FCH_AOAC_REG3C 0x3C // Alternative HPET Alarm (HIGH 32BITS) |
| /* |
| FCH_AOAC_REG4X-7x Control field |
| */ |
| #define AOAC_TARGET_DEVICE_STATE (BIT0 + BIT1) // TargetedDeviceState - |
| // 00 - D0 un-initialized |
| // 01 - D0 initialized |
| // 10 - D1/D2/D3hot |
| // 11 - D3cold |
| // |
| #define AOAC_DEVICE_STATE BIT2 // DeviceState |
| // 0 - Device power is removed |
| // 1 - Device power is applied |
| #define AOAC_PWR_ON_DEV BIT3 // PwrOnDev - |
| // If IsSwControl==0, software can write this bit to trigger a HW |
| // controlled power-down or reset sequence to the device. |
| // 0 - Power down the device. |
| // 1 - Power up the device. |
| // |
| #define AOAC_SW_PWR_ON_RSTB BIT4 // SwPwrOnRstB - |
| // |
| // 0 - PwrRstB is asserted to the device if IsSwControl==1. |
| // 1 - 1=PwrRstB is de-asserted to the device if IsSwControl==1. |
| // |
| #define AOAC_SW_REF_CLK_OK BIT5 // SwRefClkOk - |
| // |
| // 0 - 0=RefClkOk is de-asserted to the device if IsSwControl==1. |
| // 1 - RefClkOk is asserted to the device if IsSwControl==1. |
| // |
| #define AOAC_SW_RST_B BIT6 // SwRstB - |
| // 0 - RstB is asserted to the device if IsSwControl==1. |
| // 1 - RstB is deasserted to the device if IsSwControl==1. |
| // |
| #define AOAC_IS_SW_CONTROL BIT7 // IsSwControl |
| // To avoid glitch on the reset signals, software must set bit IsSwControl first before programming bit |
| // SwPwrOnRstB, SwRefClkOk and SwRstB. |
| // 0 - Hardware controls control signals (PwrRstB, RefClkOk, RstB) to the device. |
| // 1 - Software controls control signals (PwrRstB, RefClkOk, RstB) to the device. |
| // |
| /* |
| FCH_AOAC_REG4X-7x State field |
| */ |
| #define A0AC_PWR_RST_STATE BIT0 |
| #define AOAC_RST_CLK_OK_STATE BIT1 |
| #define AOAC_RST_B_STATE BIT2 |
| #define AOAC_DEV_OFF_GATING_STATE BIT3 |
| #define AOAC_D3COLD BIT4 |
| #define AOAC_CLK_OK_STATE BIT5 |
| #define AOAC_STAT0 BIT6 |
| #define AOAC_STAT1 BIT7 |
| #define FCH_AOAC_REG40 0x40 // ClkGen Control |
| #define FCH_AOAC_REG41 0x41 // ClkGen State |
| #define FCH_AOAC_REG42 0x42 // AB Control |
| #define FCH_AOAC_REG43 0x43 // AB State |
| #define FCH_AOAC_REG44 0x44 // ACPI S0 Control |
| #define FCH_AOAC_REG45 0x45 // ACPI S0 State |
| #define FCH_AOAC_REG46 0x46 // ACPI S5 Control |
| #define FCH_AOAC_REG47 0x47 // ACPI S5 State |
| #define FCH_AOAC_REG48 0x48 // LPC Control |
| #define FCH_AOAC_REG49 0x49 // LPC State |
| #define FCH_AOAC_REG4A 0x4A // I_2_C 0 Control |
| #define FCH_AOAC_REG4B 0x4B // I_2_C 0 State |
| #define FCH_AOAC_REG4C 0x4C // I_2_C 1 Control |
| #define FCH_AOAC_REG4D 0x4D // I_2_C 1 State |
| #define FCH_AOAC_REG4E 0x4E // I_2_C 2 Control |
| #define FCH_AOAC_REG4F 0x4F // I_2_C 2 State |
| #define FCH_AOAC_REG50 0x50 // I_2_C 3 Control |
| #define FCH_AOAC_REG51 0x51 // I_2_C 3 State |
| |
| #define FCH_AOAC_REG56 0x56 // UART0 Control |
| #define FCH_AOAC_REG57 0x57 // UART0 State |
| #define FCH_AOAC_REG58 0x58 // UART1 Control |
| #define FCH_AOAC_REG59 0x59 // UART1 State |
| |
| #define FCH_AOAC_REG5E 0x5E // SATA Control |
| #define FCH_AOAC_REG5F 0x5F // SATA State |
| |
| #define FCH_AOAC_REG62 0x62 // AMBA Control |
| #define FCH_AOAC_REG63 0x63 // AMBA State |
| #define FCH_AOAC_REG64 0x64 // USB2 Control |
| #define FCH_AOAC_REG65 0x65 // USB2 State |
| |
| #define FCH_AOAC_REG6E 0x6E // USB3 Control |
| #define FCH_AOAC_REG6F 0x6F // USB3 State |
| #define FCH_AOAC_REG70 0x70 // SD Control |
| #define FCH_AOAC_REG71 0x71 // SD State |
| |
| #define FCH_AOAC_REG76 0x76 // eSPI Control |
| #define FCH_AOAC_REG77 0x77 // eSPI State |
| |
| #define FCH_AOAC_REG7A 0x7A // IMC Control |
| #define FCH_AOAC_REG7B 0x7B // IMC State |
| #define FCH_AOAC_REG7C 0x7C // NB Control |
| #define FCH_AOAC_REG7D 0x7D // NB State |
| #define FCH_AOAC_REG7E 0x7E // APU Control |
| #define FCH_AOAC_REG7F 0x7F // APU State |
| #define FCH_AOAC_REG80 0x80 // |
| #define FCH_AOAC_REG84 0x84 // |
| #define FCH_AOAC_REG88 0x88 // |
| #define FCH_AOAC_REG8C 0x8C // |
| #define FCH_AOAC_REG90 0x90 // |
| #define FCH_AOAC_REG94 0x94 // |
| #define FCH_AOAC_REG98 0x98 // |
| #define FCH_AOAC_REG9C 0x9C // |
| #define FCH_AOAC_REGA0 0xA0 // |
| #define FCH_AOAC_REGA4 0xA4 // |
| #define FCH_AOAC_REGA8 0xA8 // |
| #define FCH_AOAC_REGAC 0xAC // |
| #define FCH_AOAC_REGB0 0xB0 // |
| #define FCH_AOAC_REGB4 0xB4 // |
| #define FCH_AOAC_REGB8 0xB8 // |
| #define FCH_AOAC_REGBC 0xBC // |
| #define FCH_AOAC_REGC0 0xC0 // |
| #define FCH_AOAC_REGC4 0xC4 // |
| #define FCH_AOAC_REGC8 0xC8 // |
| #define FCH_AOAC_REGCC 0xCC // |
| #define FCH_AOAC_REGD0 0xD0 // |
| #define FCH_AOAC_REGD4 0xD4 // |
| #define FCH_AOAC_REGD8 0xD8 // |
| #define FCH_AOAC_REGDC 0xDC // |
| #define FCH_AOAC_REGE0 0xE0 // |
| #define FCH_AOAC_REGE4 0xE4 // |
| #define FCH_AOAC_REGE8 0xE8 // |
| #define FCH_AOAC_REGEC 0xEC // |
| #define FCH_AOAC_REGF0 0xF0 // |
| #define FCH_AOAC_REGF4 0xF4 // |
| #define FCH_AOAC_REGF8 0xF8 // |
| #define FCH_AOAC_REGFC 0xFC // |
| #define FCH_AOACx98S013_DEBUG 0xFED81E98ul // |
| #define FCH_AOACx98S013_DEBUG_BYPASS_SHDW_TMR (1 << 8) |
| #define FCH_AOACx98S013_DEBUG_BYPASS_SHDW_REG (1 << 9) |
| //Set S0I3_BypassShdwTmr in AOAC offset 0x98 bit 8 to 0 |
| //Set S0I3_BypassShdwReg in AOAC offset 0x98 bit 9 to 1 |
| |
| #define FCH_AOACx9CS013_TIMER_CONTROL 0xFED81E9Cul // |
| #define FCH_AOACx9CS013_TIMER_CONTROL_SHADOW_HPET_EN (1 << 0) |
| #define FCH_AOACx9CS013_TIMER_CONTROL_EARLY_COUNT_UNIT (1 << 2) |
| #define FCH_AOACx9CS013_TIMER_CONTROL_EARLY_COUNT_MASK (0xff << 8) |
| #define FCH_AOACx9CS013_TIMER_CONTROL_EARLY_COUNT_VALUE (0x23 << 8) |
| //Set ShadowHPETEn in AOAC offset 0x9C bit 0 to 1 |
| //Set EarlyCountUnit in AOAC offset 0x9C bit 2 to 1 |
| //Program EarlyCount in AOAC offset 0x9C bit[15:8]. (please set 0x23 for now) |
| |
| |
| #define FCH_AL2AHBx10_CONTROL 0xFEDC0010ul // |
| #define FCH_AL2AHBx10_CONTROL_CLOCK_GATE_EN (1 << 1) |
| |
| #define FCH_AL2AHBx30_HCLK_CONTROL 0xFEDC0030ul // |
| #define FCH_AL2AHBx30_HCLK_CONTROL_CLOCK_GATE_EN (1 << 1) |
| |
| #define FCH_IOMAP_REG00 0x000 // Dma_C 0 |
| #define FCH_IOMAP_REG02 0x002 // Dma_C 1 |
| #define FCH_IOMAP_REG04 0x004 // Dma_C 2 |
| #define FCH_IOMAP_REG06 0x006 // Dma_C 3 |
| #define FCH_IOMAP_REG08 0x008 // Dma_Status |
| #define FCH_IOMAP_REG09 0x009 // Dma_WriteRest |
| #define FCH_IOMAP_REG0A 0x00A // Dma_WriteMask |
| #define FCH_IOMAP_REG0B 0x00B // Dma_WriteMode |
| #define FCH_IOMAP_REG0C 0x00C // Dma_Clear |
| #define FCH_IOMAP_REG0D 0x00D // Dma_MasterClr |
| #define FCH_IOMAP_REG0E 0x00E // Dma_ClrMask |
| #define FCH_IOMAP_REG0F 0x00F // Dma_AllMask |
| #define FCH_IOMAP_REG20 0x020 // IntrCntrlReg1 |
| #define FCH_IOMAP_REG21 0x021 // IntrCntrlReg2 |
| #define FCH_IOMAP_REG40 0x040 // TimerC0 |
| #define FCH_IOMAP_REG41 0x041 // TimerC1 |
| #define FCH_IOMAP_REG42 0x042 // TimerC2 |
| #define FCH_IOMAP_REG43 0x043 // Tmr1CntrlWord |
| #define FCH_IOMAP_REG61 0x061 // Nmi_Status |
| #define FCH_IOMAP_REG70 0x070 // Nmi_Enable |
| #define FCH_IOMAP_REG71 0x071 // RtcDataPort |
| #define FCH_IOMAP_REG72 0x072 // AlternatRtcAddrPort |
| #define FCH_IOMAP_REG73 0x073 // AlternatRtcDataPort |
| #define FCH_IOMAP_REG80 0x080 // Dma_Page_Reserved0 |
| #define FCH_IOMAP_REG81 0x081 // Dma_PageC2 |
| #define FCH_IOMAP_REG82 0x082 // Dma_PageC3 |
| #define FCH_IOMAP_REG83 0x083 // Dma_PageC1 |
| #define FCH_IOMAP_REG84 0x084 // Dma_Page_Reserved1 |
| #define FCH_IOMAP_REG85 0x085 // Dma_Page_Reserved2 |
| #define FCH_IOMAP_REG86 0x086 // Dma_Page_Reserved3 |
| #define FCH_IOMAP_REG87 0x087 // Dma_PageC0 |
| #define FCH_IOMAP_REG88 0x088 // Dma_Page_Reserved4 |
| #define FCH_IOMAP_REG89 0x089 // Dma_PageC6 |
| #define FCH_IOMAP_REG8A 0x08A // Dma_PageC7 |
| #define FCH_IOMAP_REG8B 0x08B // Dma_PageC5 |
| #define FCH_IOMAP_REG8C 0x08C // Dma_Page_Reserved5 |
| #define FCH_IOMAP_REG8D 0x08D // Dma_Page_Reserved6 |
| #define FCH_IOMAP_REG8E 0x08E // Dma_Page_Reserved7 |
| #define FCH_IOMAP_REG8F 0x08F // Dma_Refres |
| #define FCH_IOMAP_REG92 0x092 // FastInit |
| #define FCH_IOMAP_REGA0 0x0A0 // IntrCntrl2Reg1 |
| #define FCH_IOMAP_REGA1 0x0A1 // IntrCntrl2Reg2 |
| #define FCH_IOMAP_REGC0 0x0C0 // Dma2_C4Addr |
| #define FCH_IOMAP_REGC2 0x0C2 // Dma2_C4Cnt |
| #define FCH_IOMAP_REGC4 0x0C4 // Dma2_C5Addr |
| #define FCH_IOMAP_REGC6 0x0C6 // Dma2_C5Cnt |
| #define FCH_IOMAP_REGC8 0x0C8 // Dma2_C6Addr |
| #define FCH_IOMAP_REGCA 0x0CA // Dma2_C6Cnt |
| #define FCH_IOMAP_REGCC 0x0CC // Dma2_C7Addr |
| #define FCH_IOMAP_REGCE 0x0CE // Dma2_C7Cnt |
| #define FCH_IOMAP_REGD0 0x0D0 // Dma_Status |
| #define FCH_IOMAP_REGD2 0x0D2 // Dma_WriteRest |
| #define FCH_IOMAP_REGD4 0x0D4 // Dma_WriteMask |
| #define FCH_IOMAP_REGD6 0x0D6 // Dma_WriteMode |
| #define FCH_IOMAP_REGD8 0x0D8 // Dma_Clear |
| #define FCH_IOMAP_REGDA 0x0DA // Dma_Clear |
| #define FCH_IOMAP_REGDC 0x0DC // Dma_ClrMask |
| #define FCH_IOMAP_REGDE 0x0DE // Dma_ClrMask |
| #define FCH_IOMAP_REGED 0x0ED // DUMMY IO PORT |
| #define FCH_IOMAP_REGF0 0x0F0 // NCP_Error |
| #define FCH_IOMAP_REG40B 0x040B // DMA1_Extend |
| #define FCH_IOMAP_REG4D0 0x04D0 // IntrEdgeControl |
| #define FCH_IOMAP_REG4D6 0x04D6 // DMA2_Extend |
| #define FCH_IOMAP_REGC00 0x0C00 // Pci_Intr_Index |
| #define FCH_IOMAP_REGC01 0x0C01 // Pci_Intr_Data |
| #define FCH_IOMAP_REGC14 0x0C14 // Pci_Error |
| #define FCH_IOMAP_REGC50 0x0C50 // CMIndex |
| #define FCH_IOMAP_REGC51 0x0C51 // CMData |
| #define FCH_IOMAP_REGC52 0x0C52 // GpmPort |
| #define FCH_IOMAP_REGC6F 0x0C6F // Isa_Misc |
| #define FCH_IOMAP_REGCD0 0x0CD0 // PMio2_Index |
| #define FCH_IOMAP_REGCD1 0x0CD1 // PMio2_Data |
| #define FCH_IOMAP_REGCD4 0x0CD4 // BIOSRAM_Index |
| #define FCH_IOMAP_REGCD5 0x0CD5 // BIOSRAM_Data |
| #define FCH_IOMAP_REGCD6 0x0CD6 // PM_Index |
| #define FCH_IOMAP_REGCD7 0x0CD7 // PM_Data |
| #define FCH_IOMAP_REGCF9 0x0CF9 // CF9Rst reg |
| |
| #define FCH_IRQ_INTA 0x00 // INTA# |
| #define FCH_IRQ_INTB 0x01 // INTB# |
| #define FCH_IRQ_INTC 0x02 // INTC# |
| #define FCH_IRQ_INTD 0x03 // INTD# |
| #define FCH_IRQ_INTE 0x04 // INTE# |
| #define FCH_IRQ_INTF 0x05 // INTF# |
| #define FCH_IRQ_INTG 0x06 // INTG# |
| #define FCH_IRQ_INTH 0x07 // INTH# |
| #define FCH_IRQ_SCI 0x10 // SCI |
| #define FCH_IRQ_SMBUS0 0x11 // SMBUS0 |
| #define FCH_IRQ_ASF 0x12 // ASF |
| #define FCH_IRQ_HDAUDIO 0x13 // HD Audio |
| #define FCH_IRQ_FC 0x14 // FC |
| #define FCH_IRQ_GEC 0x15 // GEC |
| #define FCH_IRQ_SD 0x17 // SD |
| #define FCH_IRQ_IMCINT0 0x20 // IMC INT0 |
| #define FCH_IRQ_IMCINT1 0x21 // IMC INT1 |
| #define FCH_IRQ_IMCINT2 0x22 // IMC INT2 |
| #define FCH_IRQ_IMCINT3 0x23 // IMC INT3 |
| #define FCH_IRQ_IMCINT4 0x24 // IMC INT4 |
| #define FCH_IRQ_IMCINT5 0x25 // IMC INT5 |
| #define FCH_IRQ_USB18INTA 0x30 // Dev 18 (USB) INTA# |
| #define FCH_IRQ_USB18INTB 0x31 // Dev 18 (USB) INTB# |
| #define FCH_IRQ_USB19INTA 0x32 // Dev 19 (USB) INTA# |
| #define FCH_IRQ_USB19INTB 0x33 // Dev 19 (USB) INTB# |
| #define FCH_IRQ_USB22INTA 0x34 // Dev 22 (USB) INTA# |
| #define FCH_IRQ_USB22INTB 0x35 // Dev 22 (USB) INTB# |
| #define FCH_IRQ_USB20INTC 0x36 // Dev 20 (USB) INTC# |
| #define FCH_IRQ_IDE 0x40 // IDE pci interrupt |
| #define FCH_IRQ_SATA 0x41 // SATA pci interrupt |
| #define FCH_IRQ_GPPINT0 0x50 // Gpp Int0 |
| #define FCH_IRQ_GPPINT1 0x51 // Gpp Int1 |
| #define FCH_IRQ_GPPINT2 0x52 // Gpp Int2 |
| #define FCH_IRQ_GPPINT3 0x53 // Gpp Int3 |
| #define FCH_IRQ_GPIO 0x62 // GPIO Controller |
| #define FCH_IRQ_I2C0 0x70 // I2C0 Controller |
| #define FCH_IRQ_I2C1 0x71 // I2C1 Controller |
| #define FCH_IRQ_I2C2 0x72 // I2C2 Controller |
| #define FCH_IRQ_I2C3 0x73 // I2C3 Controller |
| #define FCH_IRQ_UART0 0x74 // UART0 Controller |
| #define FCH_IRQ_UART1 0x75 // UART1 Controller |
| #define FCH_IRQ_IOAPIC 0x80 // Select IRQ routing to IoApic mode |
| #define FCH_IRQ_PIC 0x00 // Select IRQ routing to PIC mode |
| |
| #define FCH_IRQ_INTERNAL_SHARE 0x07 // Fch Internal Shared IRQ |
| #define FCH_IRQ_GPIO_IRQ FCH_IRQ_INTERNAL_SHARE |
| #define FCH_IRQ_I2C0_IRQ 3 |
| #define FCH_IRQ_I2C1_IRQ 15 |
| #define FCH_IRQ_I2C2_IRQ 6 |
| #define FCH_IRQ_I2C3_IRQ 14 |
| #define FCH_IRQ_UART0_IRQ 10 |
| #define FCH_IRQ_UART1_IRQ 11 |
| |
| |
| #define FCH_SPI_MMIO_REG00 0x00 //SPI_ |
| #define FCH_SPI_OPCODE 0x000000FFl // |
| #define FCH_SPI_TX_COUNT 0x00000F00l // |
| #define FCH_SPI_RX_COUNT 0x0000F000l // |
| #define FCH_SPI_EXEC_OPCODE 0x00010000l // |
| #define FCH_SPI_FIFO_PTR_CRL 0x00100000l // |
| #define FCH_SPI_FIFO_PTR_INC 0x00200000l // |
| #define FCH_SPI_BUSY 0x80000000l // |
| #define FCH_SPI_MMIO_REG0C 0x0C //SPI_Cntrl1 Register |
| #define FCH_SPI_PARAMETER 0x000000FFl // |
| #define FCH_SPI_FIFO_PTR 0x00000700l // |
| #define FCH_SPI_BYTE_PROGRAM 0xFF000000l // |
| #define FCH_SPI_MMIO_REG1C 0x1C // |
| #define FCH_SPI_RETRY_TIMES 0x3 // |
| |
| #define FCH_SPI_MMIO_REG1D 0x1D // |
| #define FCH_SPI_MMIO_REG1E 0x1E // |
| #define FCH_SPI_MMIO_REG1F 0x1F // |
| #define FCH_SPI_MMIO_REG4E 0x4E // |
| |
| #define FCH_SPI_MMIO_REG1F_X05_TX_BYTE_COUNT 0x05 // |
| #define FCH_SPI_MMIO_REG1F_X06_RX_BYTE_COUNT 0x06 // |
| |
| #define FCH_SPI_MMIO_REG20 0x20 // |
| #define FCH_SPI_MMIO_REG22 0x22 // |
| #define FCH_SPI_MMIO_REG2C 0x2C // |
| #define FCH_SPI_MMIO_REG38 0x38 // |
| #define FCH_SPI_MMIO_REG3C 0x3C // |
| |
| #define FCH_SPI_MMIO_REG45_CMDCODE 0x45 // |
| #define FCH_SPI_MMIO_REG47_CMDTRIGGER 0x47 // |
| #define FCH_SPI_MMIO_REG48_TXBYTECOUNT 0x48 // |
| #define FCH_SPI_MMIO_REG4B_RXBYTECOUNT 0x4B // |
| #define FCH_SPI_MMIO_REG4C_SPISTATUS 0x4C // |
| #define FCH_SPI_MMIO_REG80_FIFO 0x80 // |
| |
| #define FCH_SPI_MODE_FAST 0x7 // |
| #define FCH_SPI_MODE_NORMAL 0x6 // |
| #define FCH_SPI_MODE_QUAL_144 0x5 // |
| #define FCH_SPI_MODE_QUAL_122 0x4 // |
| #define FCH_SPI_MODE_QUAL_114 0x3 // |
| #define FCH_SPI_MODE_QUAL_112 0x2 // |
| |
| #define FCH_SPI_DEVICE_MODE_DIS 0x7 // |
| #define FCH_SPI_DEVICE_MODE_144 0x4 // |
| #define FCH_SPI_DEVICE_MODE_114 0x3 // |
| #define FCH_SPI_DEVICE_MODE_122 0x2 // |
| #define FCH_SPI_DEVICE_MODE_112 0x1 // |
| #define FCH_SPI_DEVICE_MODE_FAST 0x0 // |
| |
| #define FCH_SPI_SPEED_16M 0x4 // |
| #define FCH_SPI_SPEED_22M 0x3 // |
| #define FCH_SPI_SPEED_33M 0x2 // |
| #define FCH_SPI_SPEED_66M 0x1 // |
| #define FCH_SPI_SPEED_100M 0x5 // |
| |
| #define AMD_NB_REG78 0x78 |
| #define AMD_NB_SCRATCH AMD_NB_REG78 |
| #define MailBoxPort 0x3E |
| |
| #define MAX_LT_POLLINGS 0x4000 |
| #define SMI_TIMER_ENABLE BIT15 |
| |
| #define ACPIMMIO32(x) (*(volatile UINT32*)(UINTN)(x)) |
| #define ACPIMMIO16(x) (*(volatile UINT16*)(UINTN)(x)) |
| #define ACPIMMIO8(x) (*(volatile UINT8*)(UINTN)(x)) |
| |
| #define U3PLL_LOCK BIT7 |
| #define U3PLL_RESET BIT8 |
| #define U3PHY_RESET BIT9 |
| #define U3CORE_RESET BIT10 |
| #define XHC0_FUNC_RESET BIT11 |
| #define XHC1_FUNC_RESET BIT12 |
| |
| #define XHCI_ACPI_MMIO_AMD_REG00 0x00 |
| #define XHCI_ACPI_MMIO_AMD_REG04 0x04 |
| #define XHCI_ACPI_MMIO_AMD_REG08 0x08 |
| #define XHCI_ACPI_MMIO_AMD_REG10 0x10 |
| #define XHCI_ACPI_MMIO_AMD_REG14 0x14 |
| #define XHCI_ACPI_MMIO_AMD_REG20 0x20 |
| #define XHCI_ACPI_MMIO_AMD_REG24 0x24 |
| #define XHCI_ACPI_MMIO_AMD_REG28 0x28 |
| #define XHCI_ACPI_MMIO_AMD_REG30 0x30 |
| #define XHCI_ACPI_MMIO_AMD_REG40 0x40 |
| #define XHCI_ACPI_MMIO_AMD_REG48 0x48 // USB3.0_Ind_REG Index |
| #define XHCI_ACPI_MMIO_AMD_REG4C 0x4C // USB2.0_Ind_REG Data |
| #define XHCI_ACPI_MMIO_AMD_REG8C 0x8C |
| #define XHCI_ACPI_MMIO_AMD_REG90 0x90 // adaptation timer settings |
| #define XHCI_ACPI_MMIO_AMD_REG98 0x98 |
| #define XHCI_ACPI_MMIO_AMD_REGA0 0xA0 // BAR 0 |
| #define XHCI_ACPI_MMIO_AMD_REGA4 0xA4 // BAR 1 |
| #define XHCI_ACPI_MMIO_AMD_REGA8 0xA8 // BAR 2 |
| #define XHCI_ACPI_MMIO_AMD_REGB0 0xB0 // SPI_Valid_Base. |
| #define XHCI_ACPI_MMIO_AMD_REGC0 0xC0 // Firmware starting offset for coping |
| #define XHCI_ACPI_MMIO_AMD_REGB4 0xB4 |
| #define XHCI_ACPI_MMIO_AMD_REGD0 0xD0 |
| |
| #define FCH_XHCI_REG48 0x48 // XHCI IND_REG Index registers |
| #define FCH_XHCI_REG4C 0x4C // XHCI IND_REG Data registers |
| |
| #define FCH_XHCI_IND60_BASE 0x40000000ul // |
| |
| #define FCH_XHCI_IND60_REG00 FCH_XHCI_IND60_BASE + 0x00 // |
| #define FCH_XHCI_IND60_REG04 FCH_XHCI_IND60_BASE + 0x04 // |
| #define FCH_XHCI_IND60_REG08 FCH_XHCI_IND60_BASE + 0x08 // |
| #define FCH_XHCI_IND60_REG0C FCH_XHCI_IND60_BASE + 0x0C // |
| #define FCH_XHCI_IND60_REG18 FCH_XHCI_IND60_BASE + 0x18 // |
| #define FCH_XHCI_IND60_REG48 FCH_XHCI_IND60_BASE + 0x48 // |
| #define FCH_XHCI_IND60_REG50 FCH_XHCI_IND60_BASE + 0x50 // |
| #define FCH_XHCI_IND60_REG54 FCH_XHCI_IND60_BASE + 0x54 // |
| #define FCH_XHCI_IND60_REG58 FCH_XHCI_IND60_BASE + 0x58 // |
| #define FCH_XHCI_IND60_REG5C FCH_XHCI_IND60_BASE + 0x5C // |
| #define FCH_XHCI_IND60_REG68 FCH_XHCI_IND60_BASE + 0x68 // |
| #define FCH_XHCI_IND60_REG6C FCH_XHCI_IND60_BASE + 0x6C // |
| |
| #define FCH_XHCI_IND_REG00 0x00 // |
| #define FCH_XHCI_IND_REG04 0x04 // |
| #define FCH_XHCI_IND_REG48 0x48 // |
| #define FCH_XHCI_IND_REG54 0x54 // |
| #define FCH_XHCI_IND_REG88 0x88 // |
| #define FCH_XHCI_IND_REG94 0x94 // adaptation mode settings |
| #define FCH_XHCI_IND_REG98 0x98 // CR phase and frequency filter settings |
| #define FCH_XHCI_IND_REGC8 0xC8 // |
| #define FCH_XHCI_IND_REGD4 0xD4 // adaptation mode settings |
| #define FCH_XHCI_IND_REGD8 0xD8 // CR phase and frequency filter settings |
| #define FCH_XHCI_IND_REG100 0x100 // |
| #define FCH_XHCI_IND_REG120 0x120 // |
| #define FCH_XHCI_IND_REG128 0x128 // |
| #define FCH_XHCI_IND_REG140 0x140 // |
| #define FCH_XHCI_IND_REG200 0x200 // |
| #define FCH_XHCI_IND_REG240 0x240 // |
| #define FCH_XHCI_IND_REG280 0x280 // |
| #define FCH_XHCI_IND_REG2C0 0x2C0 // |
| #define MAX_XHCI_PORTS 0x04 |
| |
| //SMBUS |
| #define FCH_SMB_IOREG00 0x00 // SMBusStatus |
| #define FCH_SMB_IOREG01 0x01 // SMBusSlaveStatus |
| #define FCH_SMB_IOREG02 0x02 // SMBusControl |
| #define FCH_SMB_IOREG03 0x03 // SMBusHostCmd |
| #define FCH_SMB_IOREG04 0x04 // SMBusAddress |
| #define FCH_SMB_IOREG05 0x05 // SMBusData0 |
| #define FCH_SMB_IOREG06 0x06 // SMBusData1 |
| #define FCH_SMB_IOREG07 0x07 // SMBusBlockData |
| #define FCH_SMB_IOREG08 0x08 // SMBusSlaveControl |
| #define FCH_SMB_IOREG14 0x14 // SMBusAutoPoll |
| #define FCH_SMB_IOREG16 0x16 // SMBusPausePoll |
| #define FCH_SMB_IOREG17 0x17 // SMBusHostCmd2 |
| |
| #define FCH_SMB_CMD_QUICK 0x00 << 2 // Quick Read or Write |
| #define FCH_SMB_CMD_BYTE 0x01 << 2 // Byte Read or Write |
| #define FCH_SMB_CMD_BYTE_DATA 0x02 << 2 // Byte Data Read or Write |
| #define FCH_SMB_CMD_WORD_DATA 0x03 << 2 // Word Data Read or Write |
| #define FCH_SMB_CMD_BLOCK 0x05 << 2 // Block Read or Write |
| |
| #define FCH_SMB_ALL_HOST_STATUS 0x1f // HostBusy+SMBInterrupt+DeviceErr+BusCollision+Failed |
| #define FCH_SMB_CMD_BYTE_DATA_START 0x48 // Byte Data Read or Write |
| #define FCH_SMB_CMD_START BIT6 |
| #define FCH_SMB_READ_ENABLE BIT0 |
| #define FCH_SMB_AUTO_POLL_EN BIT0 |
| #define FCH_SMB_POLL2BYTE BIT7 |
| |
| #define SBTSI_ADDR 0x98 |
| #define SBTSI_REG01 0x01 |
| #define SBTSI_REG09 0x09 |
| #define SBTSI_REG10 0x10 |
| #define SBTSI_READORDER BIT5 |
| |
| #define FCH_EC_ENTER_CONFIG 0x5A |
| #define FCH_EC_EXIT_CONFIG 0xA5 |
| #define FCH_EC_REG07 0x07 |
| #define FCH_EC_REG30 0x30 |
| #define FCH_EC_REG60 0x60 |
| #define FCH_EC_REG61 0x61 |
| |
| #define FCH_IMC_ROMSIG 0x55aa55aaul |
| |
| #define SPI_HEAD_LENGTH 0x0E |
| #define SPI_BAR0_VLD 0x01 |
| #define SPI_BASE0 (0x00 << 7) |
| #define SPI_BAR1_VLD (0x01 << 8) |
| #define SPI_BASE1 (SPI_HEAD_LENGTH << 10) |
| #define SPI_BAR2_VLD (0x01 << 16) |
| #define SPI_BASE2(x) ((SPI_HEAD_LENGTH + ACPIMMIO16(x)) << 18) |
| |
| #define FW_TO_SIGADDR_OFFSET 0x0C |
| #define BCD_ADDR_OFFSET 0x02 |
| #define BCD_SIZE_OFFSET 0x04 |
| #define FW_ADDR_OFFSET 0x06 |
| #define FW_SIZE_OFFSET 0x08 |
| #define ACD_ADDR_OFFSET 0x0A |
| #define ACD_SIZE_OFFSET 0x0C |
| #define XHC_BOOT_RAM_SIZE 0x8000 |
| |
| #define PKT_DATA_REG ACPI_MMIO_BASE + GFX_DAC_BASE + 0x00 |
| #define PKT_LEN_REG ACPI_MMIO_BASE + GFX_DAC_BASE + 0x14 |
| #define PKT_CTRL_REG ACPI_MMIO_BASE + GFX_DAC_BASE + 0x15 |
| #define EFUS_DAC_ADJUSTMENT_CONTROL 0x850A8ul |
| #define BGADJ 0x1F |
| #define DACADJ 0x1B |
| #define EFUS_DAC_ADJUSTMENT_CONTROL_DATA (BGADJ + (DACADJ << 8) + BIT16 ) |
| |
| #define KABINI_OSC_OUT_CLOCK_SEL_48MHz 0x02 |
| #define KABINI_OSC_OUT_CLOCK_SEL_25MHz 0x01 |
| |
| #define KERN_OSC_OUT_CLOCK_SEL_48MHz 0x02 |
| #define KERN_OSC_OUT_CLOCK_SEL_25MHz 0x01 |
| |
| #define RTC_WORKAROUND_SECOND 0x00 |
| #define RTC_VALID_SECOND_VALUE 0x59 |
| #define RTC_SECOND_RESET_VALUE 0x30 |
| #define RTC_SECOND_LOWER_NIBBLE 0x0F |
| #define RTC_VALID_SECOND_VALUE_LN 0x09 |
| |
| #ifndef FCH_DEADLOOP |
| #define FCH_DEADLOOP() { volatile UINTN __i; __i = 1; while (__i); } |
| #endif |
| |
| #define OHCI_ARB_REGQ_VLD_EN BIT2 |
| |
| #define HCEx40_Control 0xFED80040ul |
| #define HCEx44_Input 0xFED80044ul |
| #define HCEx48_Output 0xFED80048ul |
| #define HCEx4C_Status 0xFED8004Cul |
| #define HCEx50_IntrEn 0xFED80050ul |
| #define EmulationSmiEn BIT4 |
| |
| #define FCH_PMx08_PciControl 0xFED80308ul // PCI Control |
| #define FCH_PMx08_PciControl_ShutDownOption BIT20 |
| |
| #define FCH_PMxD2_PmioDebug 0xFED803D2ul // Pmio Debug |
| #define FCH_PMxD6_Imc_Gating 0xFED803D6ul // IMC Gating |
| #define FCH_PMxEC_LpcGating 0xFED803ECul // LPC Gating |
| |