| # SPDX-License-Identifier: BSD-3-Clause |
| |
| ifeq ($(CONFIG_SOC_AMD_PICASSO),y) |
| |
| subdirs-y += ../../../cpu/amd/mtrr/ |
| subdirs-y += ../../../cpu/x86/tsc |
| subdirs-y += ../../../cpu/x86/lapic |
| subdirs-y += ../../../cpu/x86/cache |
| subdirs-y += ../../../cpu/x86/mtrr |
| subdirs-y += ../../../cpu/x86/pae |
| subdirs-y += ../../../cpu/x86/smm |
| subdirs-$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK) += psp_verstage |
| |
| bootblock-y += bootblock.c |
| bootblock-y += aoac.c |
| bootblock-y += southbridge.c |
| bootblock-y += i2c.c |
| bootblock-y += uart.c |
| bootblock-$(CONFIG_PICASSO_CONSOLE_UART) += uart_console.c |
| bootblock-y += monotonic_timer.c |
| bootblock-y += tsc_freq.c |
| bootblock-y += gpio.c |
| bootblock-y += smi_util.c |
| bootblock-y += config.c |
| bootblock-y += reset.c |
| |
| romstage-y += i2c.c |
| romstage-y += romstage.c |
| romstage-y += gpio.c |
| romstage-y += reset.c |
| romstage-y += memmap.c |
| romstage-y += uart.c |
| romstage-$(CONFIG_PICASSO_CONSOLE_UART) += uart_console.c |
| romstage-y += monotonic_timer.c |
| romstage-y += tsc_freq.c |
| romstage-y += aoac.c |
| romstage-y += southbridge.c |
| romstage-$(CONFIG_HAVE_SMI_HANDLER) += smi_util.c |
| romstage-y += psp.c |
| romstage-y += config.c |
| romstage-y += mrc_cache.c |
| |
| verstage-y += i2c.c |
| verstage-y += config.c |
| verstage-y += aoac.c |
| verstage_x86-y += gpio.c |
| verstage_x86-y += uart.c |
| verstage_x86-$(CONFIG_PICASSO_CONSOLE_UART) += uart_console.c |
| verstage_x86-y += monotonic_timer.c |
| verstage_x86-y += tsc_freq.c |
| verstage_x86-y += reset.c |
| |
| ramstage-y += i2c.c |
| ramstage-y += chip.c |
| ramstage-y += cpu.c |
| ramstage-y += data_fabric.c |
| ramstage-y += root_complex.c |
| ramstage-y += mca.c |
| ramstage-$(CONFIG_HAVE_ACPI_TABLES) += acpi.c |
| ramstage-$(CONFIG_HAVE_ACPI_TABLES) += agesa_acpi.c |
| ramstage-y += gpio.c |
| ramstage-y += aoac.c |
| ramstage-y += southbridge.c |
| ramstage-y += reset.c |
| ramstage-y += acp.c |
| ramstage-y += sata.c |
| ramstage-y += memmap.c |
| ramstage-$(CONFIG_HAVE_SMI_HANDLER) += smi.c |
| ramstage-$(CONFIG_HAVE_SMI_HANDLER) += smi_util.c |
| ramstage-y += uart.c |
| ramstage-$(CONFIG_PICASSO_CONSOLE_UART) += uart_console.c |
| ramstage-y += monotonic_timer.c |
| ramstage-y += tsc_freq.c |
| ramstage-y += finalize.c |
| ramstage-y += soc_util.c |
| ramstage-y += psp.c |
| ramstage-y += fsp_params.c |
| ramstage-y += config.c |
| ramstage-y += update_microcode.c |
| ramstage-y += graphics.c |
| ramstage-y += pcie_gpp.c |
| ramstage-y += xhci.c |
| ramstage-y += dmi.c |
| |
| smm-y += smihandler.c |
| smm-y += smi_util.c |
| smm-y += monotonic_timer.c |
| smm-y += tsc_freq.c |
| ifeq ($(CONFIG_DEBUG_SMI),y) |
| smm-y += uart.c |
| smm-$(CONFIG_PICASSO_CONSOLE_UART) += uart_console.c |
| endif |
| smm-y += gpio.c |
| smm-y += psp.c |
| smm-y += smu.c |
| smm-y += config.c |
| |
| CPPFLAGS_common += -I$(src)/soc/amd/picasso |
| CPPFLAGS_common += -I$(src)/soc/amd/picasso/include |
| CPPFLAGS_common += -I$(src)/soc/amd/picasso/acpi |
| CPPFLAGS_common += -I$(src)/vendorcode/amd/fsp/picasso |
| CPPFLAGS_common += -I$(src)/vendorcode/amd/fsp/picasso/include |
| |
| MAINBOARD_BLOBS_DIR:=$(top)/3rdparty/blobs/mainboard/$(MAINBOARDDIR) |
| |
| # ROMSIG Normally At ROMBASE + 0x20000 |
| # Overridden by CONFIG_AMD_FWM_POSITION_INDEX |
| # +-----------+---------------+----------------+------------+ |
| # |0x55AA55AA | | | | |
| # +-----------+---------------+----------------+------------+ |
| # | | PSPDIR ADDR | BIOSDIR ADDR | |
| # +-----------+---------------+----------------+ |
| |
| PICASSO_FWM_POSITION=$(call int-add, \ |
| $(call int-subtract, 0xffffffff \ |
| $(call int-shift-left, \ |
| 0x80000 $(CONFIG_AMD_FWM_POSITION_INDEX))) 0x20000 1) |
| |
| # |
| # PSP Directory Table items |
| # |
| # Certain ordering requirements apply, however these are ensured by amdfwtool. |
| # For more information see "AMD Platform Security Processor BIOS Architecture |
| # Design Guide for AMD Family 17h Processors" (PID #55758, NDA only). |
| # |
| |
| FIRMWARE_LOCATION=$(shell grep -e FIRMWARE_LOCATION $(CONFIG_AMDFW_CONFIG_FILE) | awk '{print $$2}') |
| |
| ifeq ($(CONFIG_PSP_UNLOCK_SECURE_DEBUG),y) |
| # Enable secure debug unlock |
| PSP_SOFTFUSE_BITS += 0 |
| OPT_TOKEN_UNLOCK="--token-unlock" |
| endif |
| |
| ifeq ($(CONFIG_USE_PSPSECUREOS),y) |
| # types = 0x2 |
| OPT_PSP_USE_PSPSECUREOS="--use-pspsecureos" |
| endif |
| |
| |
| ifeq ($(CONFIG_PSP_LOAD_MP2_FW),y) |
| OPT_PSP_LOAD_MP2_FW="--load-mp2-fw" |
| else |
| # Disable MP2 firmware loading |
| PSP_SOFTFUSE_BITS += 29 |
| endif |
| |
| ifeq ($(CONFIG_PSP_LOAD_S0I3_FW),y) |
| OPT_PSP_LOAD_S0I3_FW="--load-s0i3" |
| endif |
| |
| # type = 0x3a |
| ifeq ($(CONFIG_HAVE_PSP_WHITELIST_FILE),y) |
| PSP_WHITELIST_FILE=$(CONFIG_PSP_WHITELIST_FILE) |
| endif |
| # |
| # BIOS Directory Table items - proper ordering is managed by amdfwtool |
| # |
| |
| # type = 0x60 |
| PSP_APCB_FILES=$(APCB_SOURCES) |
| |
| # type = 0x61 |
| PSP_APOB_BASE=$(CONFIG_PSP_APOB_DRAM_ADDRESS) |
| |
| # type = 0x62 |
| PSP_BIOSBIN_FILE=$(obj)/amd_biospsp.img |
| PSP_ELF_FILE=$(objcbfs)/bootblock.elf |
| PSP_BIOSBIN_SIZE=$(shell $(READELF_bootblock) -l $(PSP_ELF_FILE) | grep LOAD | awk '{print $$5}') |
| PSP_BIOSBIN_DEST=$(shell $(READELF_bootblock) -l $(PSP_ELF_FILE) | grep LOAD | awk '{print $$3}') |
| # type = 0x63 - construct APOB NV base/size from flash map |
| # The flashmap section used for this is expected to be named RW_MRC_CACHE |
| APOB_NV_SIZE=$(shell grep "FMAP_SECTION_RW_MRC_CACHE_SIZE" $(obj)/fmap_config.h | awk '{print $$(NF)}') |
| APOB_NV_BASE=$(shell grep "FMAP_SECTION_RW_MRC_CACHE_START" $(obj)/fmap_config.h | awk '{print $$(NF)}') |
| |
| # type = 0x66 |
| PSP_UCODE_FILE1=$(FIRMWARE_LOCATION)/UcodePatch_PCO_B1.bin |
| PSP_UCODE_FILE2=$(FIRMWARE_LOCATION)/UcodePatch_PCO_B0.bin |
| PSP_UCODE_FILE3=$(FIRMWARE_LOCATION)/UcodePatch_RV2_A0.bin |
| |
| ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y) |
| # type = 0x6B - PSP Shared memory location |
| ifneq ($(CONFIG_PSP_SHAREDMEM_SIZE),0x0) |
| PSP_SHAREDMEM_SIZE=$(CONFIG_PSP_SHAREDMEM_SIZE) |
| _PSP_SHAREDMEM_BASE=$(shell grep _psp_sharedmem_dram $(obj)/cbfs/$(CONFIG_CBFS_PREFIX)/bootblock.map | cut -f1 -d' ') |
| PSP_SHAREDMEM_BASE=$(shell printf "0x%s" $(_PSP_SHAREDMEM_BASE)) |
| endif |
| |
| # type = 0x52 - PSP Bootloader Userspace Application (verstage) |
| PSP_VERSTAGE_FILE=$(call strip_quotes,$(CONFIG_PSP_VERSTAGE_FILE)) |
| PSP_VERSTAGE_SIG_FILE=$(call strip_quotes,$(CONFIG_PSP_VERSTAGE_SIGNING_TOKEN)) |
| endif # CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK |
| |
| # type = 0xb - See #55758 (NDA) for bit definitions. |
| PSP_SOFTFUSE_BITS += 28 |
| |
| # Helper function to return a value with given bit set |
| set-bit=$(call int-shift-left, 1 $(call _toint,$1)) |
| PSP_SOFTFUSE=$(shell A=$(call int-add, \ |
| $(foreach bit,$(PSP_SOFTFUSE_BITS),$(call set-bit,$(bit)))); printf "0x%x" $$A) |
| |
| # |
| # Build the arguments to amdfwtool (order is unimportant). Missing file names |
| # result in empty OPT_ variables, i.e. the argument is not passed to amdfwtool. |
| # |
| |
| add_opt_prefix=$(if $(call strip_quotes, $(1)), $(2) $(call strip_quotes, $(1)), ) |
| |
| OPT_VERSTAGE_FILE=$(call add_opt_prefix, $(PSP_VERSTAGE_FILE), --verstage) |
| OPT_VERSTAGE_SIG_FILE=$(call add_opt_prefix, $(PSP_VERSTAGE_SIG_FILE), --verstage_sig) |
| |
| OPT_PSP_APCB_FILES=$(foreach i, $(shell seq $(words $(PSP_APCB_FILES))), \ |
| $(call add_opt_prefix, $(word $(i), $(PSP_APCB_FILES)), \ |
| --instance $(shell printf "%x" $$(($(i)-1))) --apcb )) |
| |
| OPT_APOB_ADDR=$(call add_opt_prefix, $(PSP_APOB_BASE), --apob-base) |
| OPT_PSP_BIOSBIN_FILE=$(call add_opt_prefix, $(PSP_BIOSBIN_FILE), --bios-bin) |
| OPT_PSP_BIOSBIN_DEST=$(call add_opt_prefix, $(PSP_BIOSBIN_DEST), --bios-bin-dest) |
| OPT_PSP_BIOSBIN_SIZE=$(call add_opt_prefix, $(PSP_BIOSBIN_SIZE), --bios-uncomp-size) |
| |
| OPT_PSP_SHAREDMEM_BASE=$(call add_opt_prefix, $(PSP_SHAREDMEM_BASE), --sharedmem) |
| OPT_PSP_SHAREDMEM_SIZE=$(call add_opt_prefix, $(PSP_SHAREDMEM_SIZE), --sharedmem-size) |
| OPT_APOB_NV_SIZE=$(call add_opt_prefix, $(APOB_NV_SIZE), --apob-nv-size) |
| OPT_APOB_NV_BASE=$(call add_opt_prefix, $(APOB_NV_BASE),--apob-nv-base) |
| OPT_EFS_SPI_READ_MODE=$(call add_opt_prefix, $(CONFIG_EFS_SPI_READ_MODE), --spi-read-mode) |
| OPT_EFS_SPI_SPEED=$(call add_opt_prefix, $(CONFIG_EFS_SPI_SPEED), --spi-speed) |
| OPT_EFS_SPI_MICRON_FLAG=$(call add_opt_prefix, $(CONFIG_EFS_SPI_MICRON_FLAG), --spi-micron-flag) |
| |
| OPT_PSP_SOFTFUSE=$(call add_opt_prefix, $(PSP_SOFTFUSE), --soft-fuse) |
| |
| ifeq ($(CONFIG_VBOOT),) |
| OPT_APOB0_NV_SIZE=$(OPT_APOB_NV_SIZE) |
| OPT_APOB0_NV_BASE=$(OPT_APOB_NV_BASE) |
| endif |
| |
| OPT_WHITELIST_FILE=$(call add_opt_prefix, $(PSP_WHITELIST_FILE), --whitelist) |
| |
| # Add all the files listed in the config file |
| POUND_SIGN=$(call strip_quotes, "\#") |
| DEP_FILES= $(patsubst %,$(FIRMWARE_LOCATION)/%, $(shell sed -e /^$(POUND_SIGN)/d -e /^FIRMWARE_LOCATION/d $(CONFIG_AMDFW_CONFIG_FILE) | awk '{print $$2}' )) |
| |
| AMDFW_COMMON_ARGS=$(OPT_PSP_APCB_FILES) \ |
| $(OPT_APOB_ADDR) \ |
| $(OPT_PSP_BIOSBIN_FILE) \ |
| $(OPT_PSP_BIOSBIN_DEST) \ |
| $(OPT_PSP_BIOSBIN_SIZE) \ |
| $(OPT_PSP_SOFTFUSE) \ |
| $(OPT_PSP_USE_PSPSECUREOS) \ |
| $(OPT_PSP_LOAD_MP2_FW) \ |
| $(OPT_PSP_LOAD_S0I3_FW) \ |
| $(OPT_WHITELIST_FILE) \ |
| $(OPT_SEC_DEBUG_FILE) \ |
| $(OPT_PSP_SHAREDMEM_BASE) \ |
| $(OPT_PSP_SHAREDMEM_SIZE) \ |
| --combo-capable \ |
| $(OPT_TOKEN_UNLOCK) \ |
| $(OPT_EFS_SPI_READ_MODE) \ |
| $(OPT_EFS_SPI_SPEED) \ |
| $(OPT_EFS_SPI_MICRON_FLAG) \ |
| --config $(CONFIG_AMDFW_CONFIG_FILE) \ |
| --soc-name "Picasso" \ |
| --flashsize $(CONFIG_ROM_SIZE) |
| |
| $(obj)/amdfw.rom: $(call strip_quotes, $(PSP_BIOSBIN_FILE)) \ |
| $(PSP_VERSTAGE_FILE) \ |
| $(PSP_VERSTAGE_SIG_FILE) \ |
| $$(PSP_APCB_FILES) \ |
| $(DEP_FILES) \ |
| $(AMDFWTOOL) \ |
| $(obj)/fmap_config.h |
| $(if $(PSP_APCB_FILES), ,$(error APCB_SOURCES is not set)) |
| rm -f $@ |
| @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n" |
| $(AMDFWTOOL) \ |
| $(OPT_PSPBTLDR_FILE) \ |
| $(AMDFW_COMMON_ARGS) \ |
| $(OPT_APOB0_NV_SIZE) \ |
| $(OPT_APOB0_NV_BASE) \ |
| $(OPT_VERSTAGE_FILE) \ |
| $(OPT_VERSTAGE_SIG_FILE) \ |
| --location $(shell printf "%#x" $(PICASSO_FWM_POSITION)) \ |
| --output $@ |
| |
| $(PSP_BIOSBIN_FILE): $(PSP_ELF_FILE) $(AMDCOMPRESS) |
| rm -f $@ |
| @printf " AMDCOMPRS $(subst $(obj)/,,$(@))\n" |
| $(AMDCOMPRESS) --infile $(PSP_ELF_FILE) --outfile $@ --compress \ |
| --maxsize $(PSP_BIOSBIN_SIZE) |
| |
| $(obj)/amdfw_a.rom: $(obj)/amdfw.rom |
| rm -f $@ |
| @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n" |
| $(AMDFWTOOL) \ |
| $(AMDFW_COMMON_ARGS) \ |
| $(OPT_APOB_NV_SIZE) \ |
| $(OPT_APOB_NV_BASE) \ |
| --location $(shell printf "%#x" $(CONFIG_PICASSO_FW_A_POSITION)) \ |
| --anywhere \ |
| --output $@ |
| |
| $(obj)/amdfw_b.rom: $(obj)/amdfw.rom |
| rm -f $@ |
| @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n" |
| $(AMDFWTOOL) \ |
| $(AMDFW_COMMON_ARGS) \ |
| $(OPT_APOB_NV_SIZE) \ |
| $(OPT_APOB_NV_BASE) \ |
| --location $(shell printf "%#x" $(CONFIG_PICASSO_FW_B_POSITION)) \ |
| --anywhere \ |
| --output $@ |
| |
| cbfs-files-y += apu/amdfw |
| apu/amdfw-file := $(obj)/amdfw.rom |
| apu/amdfw-position := $(PICASSO_FWM_POSITION) |
| apu/amdfw-type := raw |
| |
| ifeq ($(CONFIG_VBOOT_SLOTS_RW_AB)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy) |
| cbfs-files-y += apu/amdfw_a |
| apu/amdfw_a-file := $(obj)/amdfw_a.rom |
| apu/amdfw_a-position := $(call strip_quotes, $(CONFIG_PICASSO_FW_A_POSITION)) |
| apu/amdfw_a-type := raw |
| |
| cbfs-files-y += apu/amdfw_b |
| apu/amdfw_b-file := $(obj)/amdfw_b.rom |
| apu/amdfw_b-position := $(call strip_quotes, $(CONFIG_PICASSO_FW_B_POSITION)) |
| apu/amdfw_b-type := raw |
| endif |
| |
| $(call strip_quotes,$(CONFIG_FSP_M_CBFS))-options := -b $(CONFIG_FSP_M_ADDR) |
| |
| cpu_microcode_bins += $(wildcard 3rdparty/amd_blobs/picasso/PSP/UcodePatch_*.bin) |
| |
| endif # ($(CONFIG_SOC_AMD_PICASSO),y) |