| /* SPDX-License-Identifier: GPL-2.0-only */ |
| |
| #include <cpu/x86/smm.h> |
| #include <delay.h> |
| #include <device/device.h> |
| #include <device/pci.h> |
| #include <device/pci_ids.h> |
| #include <device/mmio.h> |
| #include <device/pci_ops.h> |
| #include "chip.h" |
| #include "iobp.h" |
| #include "pch.h" |
| |
| typedef struct southbridge_intel_lynxpoint_config config_t; |
| |
| #ifdef __SIMPLE_DEVICE__ |
| static u8 *usb_xhci_mem_base(pci_devfn_t dev) |
| #else |
| static u8 *usb_xhci_mem_base(struct device *dev) |
| #endif |
| { |
| u32 mem_base = pci_read_config32(dev, PCI_BASE_ADDRESS_0); |
| |
| /* Check if the controller is disabled or not present */ |
| if (mem_base == 0 || mem_base == 0xffffffff) |
| return 0; |
| |
| return (u8 *)(mem_base & ~0xf); |
| } |
| |
| #ifdef __SIMPLE_DEVICE__ |
| static int usb_xhci_port_count_usb3(pci_devfn_t dev) |
| #else |
| static int usb_xhci_port_count_usb3(struct device *dev) |
| #endif |
| { |
| if (pch_is_lp()) { |
| /* LynxPoint-LP has 4 SS ports */ |
| return 4; |
| } |
| /* LynxPoint-H can have 0, 2, 4, or 6 SS ports */ |
| u8 *mem_base = usb_xhci_mem_base(dev); |
| u32 fus = read32(mem_base + XHCI_USB3FUS); |
| fus >>= XHCI_USB3FUS_SS_SHIFT; |
| fus &= XHCI_USB3FUS_SS_MASK; |
| switch (fus) { |
| case 3: return 0; |
| case 2: return 2; |
| case 1: return 4; |
| case 0: |
| default: return 6; |
| } |
| } |
| |
| static void usb_xhci_reset_status_usb3(u8 *mem_base, int port) |
| { |
| u8 *portsc = mem_base + XHCI_USB3_PORTSC(port); |
| u32 status = read32(portsc); |
| /* Do not set Port Enabled/Disabled field */ |
| status &= ~XHCI_USB3_PORTSC_PED; |
| /* Clear all change status bits */ |
| status |= XHCI_USB3_PORTSC_CHST; |
| write32(portsc, status); |
| } |
| |
| static void usb_xhci_reset_port_usb3(u8 *mem_base, int port) |
| { |
| u8 *portsc = mem_base + XHCI_USB3_PORTSC(port); |
| write32(portsc, read32(portsc) | XHCI_USB3_PORTSC_WPR); |
| } |
| |
| #define XHCI_RESET_DELAY_US 1000 /* 1ms */ |
| #define XHCI_RESET_TIMEOUT 100 /* 100ms */ |
| |
| /* |
| * 1) Wait until port is done polling |
| * 2) If port is disconnected |
| * a) Issue warm port reset |
| * b) Poll for warm reset complete |
| * c) Write 1 to port change status bits |
| */ |
| #ifdef __SIMPLE_DEVICE__ |
| static void usb_xhci_reset_usb3(pci_devfn_t dev, int all) |
| #else |
| static void usb_xhci_reset_usb3(struct device *dev, int all) |
| #endif |
| { |
| u32 status, port_disabled; |
| int timeout, port; |
| int port_count = usb_xhci_port_count_usb3(dev); |
| u8 *mem_base = usb_xhci_mem_base(dev); |
| |
| if (!mem_base || !port_count) |
| return; |
| |
| /* Get mask of disabled ports */ |
| port_disabled = pci_read_config32(dev, XHCI_USB3PDO); |
| |
| /* Wait until all enabled ports are done polling */ |
| for (timeout = XHCI_RESET_TIMEOUT; timeout; timeout--) { |
| int complete = 1; |
| for (port = 0; port < port_count; port++) { |
| /* Skip disabled ports */ |
| if (port_disabled & (1 << port)) |
| continue; |
| /* Read port link status field */ |
| status = read32(mem_base + XHCI_USB3_PORTSC(port)); |
| status &= XHCI_USB3_PORTSC_PLS; |
| if (status == XHCI_PLSR_POLLING) |
| complete = 0; |
| } |
| /* Exit if all ports not polling */ |
| if (complete) |
| break; |
| udelay(XHCI_RESET_DELAY_US); |
| } |
| |
| /* Reset all requested ports */ |
| for (port = 0; port < port_count; port++) { |
| u8 *portsc = mem_base + XHCI_USB3_PORTSC(port); |
| /* Skip disabled ports */ |
| if (port_disabled & (1 << port)) |
| continue; |
| status = read32(portsc) & XHCI_USB3_PORTSC_PLS; |
| /* Reset all or only disconnected ports */ |
| if (all || (status == XHCI_PLSR_RXDETECT || |
| status == XHCI_PLSR_POLLING)) |
| usb_xhci_reset_port_usb3(mem_base, port); |
| else |
| port_disabled |= 1 << port; |
| } |
| |
| /* Wait for warm reset complete on all reset ports */ |
| for (timeout = XHCI_RESET_TIMEOUT; timeout; timeout--) { |
| int complete = 1; |
| for (port = 0; port < port_count; port++) { |
| /* Only check ports that were reset */ |
| if (port_disabled & (1 << port)) |
| continue; |
| /* Check if warm reset is complete */ |
| status = read32(mem_base + XHCI_USB3_PORTSC(port)); |
| if (!(status & XHCI_USB3_PORTSC_WRC)) |
| complete = 0; |
| } |
| /* Check for warm reset complete in any port */ |
| if (complete) |
| break; |
| udelay(XHCI_RESET_DELAY_US); |
| } |
| |
| /* Clear port change status bits */ |
| for (port = 0; port < port_count; port++) |
| usb_xhci_reset_status_usb3(mem_base, port); |
| } |
| |
| #ifdef __SIMPLE_DEVICE__ |
| |
| /* Handler for XHCI controller on entry to S3/S4/S5 */ |
| void usb_xhci_sleep_prepare(pci_devfn_t dev, u8 slp_typ) |
| { |
| u32 reg32; |
| u8 *mem_base = usb_xhci_mem_base(dev); |
| |
| if (!mem_base || slp_typ < ACPI_S3) |
| return; |
| |
| if (pch_is_lp()) { |
| /* Set D0 state */ |
| pci_update_config16(dev, XHCI_PWR_CTL_STS, ~PWR_CTL_SET_MASK, PWR_CTL_SET_D0); |
| |
| /* Clear PCI 0xB0[14:13] */ |
| pci_and_config32(dev, 0xb0, ~((1 << 14) | (1 << 13))); |
| |
| /* Clear MMIO 0x816c[14,2] */ |
| reg32 = read32(mem_base + 0x816c); |
| reg32 &= ~((1 << 14) | (1 << 2)); |
| write32(mem_base + 0x816c, reg32); |
| |
| /* Reset disconnected USB3 ports */ |
| usb_xhci_reset_usb3(dev, 0); |
| |
| /* Set MMIO 0x80e0[15] */ |
| reg32 = read32(mem_base + 0x80e0); |
| reg32 |= (1 << 15); |
| write32(mem_base + 0x80e0, reg32); |
| } |
| |
| /* Set D3Hot state and enable PME */ |
| pci_or_config16(dev, XHCI_PWR_CTL_STS, PWR_CTL_SET_D3); |
| pci_or_config16(dev, XHCI_PWR_CTL_STS, PWR_CTL_STATUS_PME); |
| pci_or_config16(dev, XHCI_PWR_CTL_STS, PWR_CTL_ENABLE_PME); |
| } |
| |
| /* Route all ports to XHCI controller */ |
| void usb_xhci_route_all(void) |
| { |
| u32 port_mask, route; |
| |
| /* Skip if EHCI is already disabled */ |
| if (RCBA32(FD) & PCH_DISABLE_EHCI1) |
| return; |
| |
| /* Set D0 state */ |
| pci_update_config16(PCH_XHCI_DEV, XHCI_PWR_CTL_STS, ~PWR_CTL_SET_MASK, PWR_CTL_SET_D0); |
| |
| /* Set USB3 superspeed enable */ |
| port_mask = pci_read_config32(PCH_XHCI_DEV, XHCI_USB3PRM); |
| route = pci_read_config32(PCH_XHCI_DEV, XHCI_USB3PR); |
| route &= ~XHCI_USB3PR_SSEN; |
| route |= XHCI_USB3PR_SSEN & port_mask; |
| pci_write_config32(PCH_XHCI_DEV, XHCI_USB3PR, route); |
| |
| /* Route USB2 ports to XHCI controller */ |
| port_mask = pci_read_config32(PCH_XHCI_DEV, XHCI_USB2PRM); |
| route = pci_read_config32(PCH_XHCI_DEV, XHCI_USB2PR); |
| route &= ~XHCI_USB2PR_HCSEL; |
| route |= XHCI_USB2PR_HCSEL & port_mask; |
| pci_write_config32(PCH_XHCI_DEV, XHCI_USB2PR, route); |
| |
| /* Disable EHCI controller */ |
| usb_ehci_disable(PCH_EHCI1_DEV); |
| |
| /* LynxPoint-H has a second EHCI controller */ |
| if (!pch_is_lp()) |
| usb_ehci_disable(PCH_EHCI2_DEV); |
| |
| /* Reset and clear port change status */ |
| usb_xhci_reset_usb3(PCH_XHCI_DEV, 1); |
| } |
| |
| #else /* !__SIMPLE_DEVICE__ */ |
| |
| static void usb_xhci_clock_gating(struct device *dev) |
| { |
| u32 reg32; |
| |
| /* IOBP 0xE5004001[7:6] = 11b */ |
| pch_iobp_update(0xe5004001, ~0, (1 << 7) | (1 << 6)); |
| |
| reg32 = pci_read_config32(dev, 0x40); |
| reg32 &= ~(1 << 23); /* unsupported request */ |
| |
| if (pch_is_lp()) { |
| /* D20:F0:40h[18,17,8] = 111b */ |
| reg32 |= (1 << 18) | (1 << 17) | (1 << 8); |
| /* D20:F0:40h[21,20,19] = 110b to enable XHCI Idle L1 */ |
| reg32 &= ~(1 << 19); |
| reg32 |= (1 << 21) | (1 << 20); |
| } else { |
| /* D20:F0:40h[21,20,18,17,8] = 11111b */ |
| reg32 |= (1 << 21) | (1 << 20) | (1 << 18) | (1 << 17) | (1 << 8); |
| } |
| |
| /* Avoid writing upper byte as it is write-once */ |
| pci_write_config16(dev, 0x40, (u16)(reg32 & 0xffff)); |
| pci_write_config8(dev, 0x40 + 2, (u8)((reg32 >> 16) & 0xff)); |
| |
| /* D20:F0:44h[9,7,3] = 111b */ |
| pci_or_config16(dev, 0x44, (1 << 9) | (1 << 7) | (1 << 3)); |
| |
| reg32 = pci_read_config32(dev, 0xa0); |
| if (pch_is_lp()) { |
| /* D20:F0:A0h[18] = 1 */ |
| reg32 |= (1 << 18); |
| } else { |
| /* D20:F0:A0h[6] = 1 */ |
| reg32 |= (1 << 6); |
| } |
| pci_write_config32(dev, 0xa0, reg32); |
| |
| /* D20:F0:A4h[13] = 0 */ |
| pci_and_config32(dev, 0xa4, ~(1 << 13)); |
| } |
| |
| static void usb_xhci_init(struct device *dev) |
| { |
| u32 reg32; |
| u8 *mem_base = usb_xhci_mem_base(dev); |
| config_t *config = dev->chip_info; |
| |
| /* D20:F0:74h[1:0] = 00b (set D0 state) */ |
| pci_update_config16(dev, XHCI_PWR_CTL_STS, ~PWR_CTL_SET_MASK, PWR_CTL_SET_D0); |
| |
| /* Enable clock gating first */ |
| usb_xhci_clock_gating(dev); |
| |
| reg32 = read32(mem_base + 0x8144); |
| if (pch_is_lp()) { |
| /* XHCIBAR + 8144h[8,7,6] = 111b */ |
| reg32 |= (1 << 8) | (1 << 7) | (1 << 6); |
| } else { |
| /* XHCIBAR + 8144h[8,7,6] = 100b */ |
| reg32 &= ~((1 << 7) | (1 << 6)); |
| reg32 |= (1 << 8); |
| } |
| write32(mem_base + 0x8144, reg32); |
| |
| if (pch_is_lp()) { |
| /* XHCIBAR + 816Ch[19:0] = 000e0038h */ |
| reg32 = read32(mem_base + 0x816c); |
| reg32 &= ~0x000fffff; |
| reg32 |= 0x000e0038; |
| write32(mem_base + 0x816c, reg32); |
| |
| /* D20:F0:B0h[17,14,13] = 100b */ |
| pci_update_config32(dev, 0xb0, ~((1 << 14) | (1 << 13)), 1 << 17); |
| } |
| |
| reg32 = pci_read_config32(dev, 0x50); |
| if (pch_is_lp()) { |
| /* D20:F0:50h[28:0] = 0FCE2E5Fh */ |
| reg32 &= ~0x1fffffff; |
| reg32 |= 0x0fce2e5f; |
| } else { |
| /* D20:F0:50h[26:0] = 07886E9Fh */ |
| reg32 &= ~0x07ffffff; |
| reg32 |= 0x07886e9f; |
| } |
| pci_write_config32(dev, 0x50, reg32); |
| |
| /* D20:F0:44h[31] = 1 (Access Control Bit) */ |
| pci_or_config32(dev, 0x44, 1 << 31); |
| |
| /* D20:F0:40h[31,23] = 10b (OC Configuration Done) */ |
| pci_update_config32(dev, 0x40, ~(1 << 23), 1 << 31); /* unsupported request */ |
| |
| if (acpi_is_wakeup_s3()) { |
| /* Reset ports that are disabled or |
| * polling before returning to the OS. */ |
| usb_xhci_reset_usb3(dev, 0); |
| } else if (config && config->xhci_default) { |
| /* Route all ports to XHCI */ |
| apm_control(APM_CNT_ROUTE_ALL_XHCI); |
| } |
| } |
| |
| static struct device_operations usb_xhci_ops = { |
| .read_resources = pci_dev_read_resources, |
| .set_resources = pci_dev_set_resources, |
| .enable_resources = pci_dev_enable_resources, |
| .init = usb_xhci_init, |
| .ops_pci = &pci_dev_ops_pci, |
| }; |
| |
| static const unsigned short pci_device_ids[] = { |
| PCI_DEVICE_ID_INTEL_LPT_H_XHCI, |
| PCI_DEVICE_ID_INTEL_LPT_LP_XHCI, |
| 0 |
| }; |
| |
| static const struct pci_driver pch_usb_xhci __pci_driver = { |
| .ops = &usb_xhci_ops, |
| .vendor = PCI_VENDOR_ID_INTEL, |
| .devices = pci_device_ids, |
| }; |
| #endif /* !__SIMPLE_DEVICE__ */ |