| /* SPDX-License-Identifier: GPL-2.0-only */ |
| |
| #include <northbridge/intel/haswell/haswell.h> |
| #include <northbridge/intel/haswell/raminit.h> |
| #include <southbridge/intel/lynxpoint/pch.h> |
| |
| void mainboard_config_rcba(void) |
| { |
| RCBA16(D31IR) = DIR_ROUTE(PIRQA, PIRQD, PIRQC, PIRQA); |
| RCBA16(D29IR) = DIR_ROUTE(PIRQH, PIRQD, PIRQA, PIRQC); |
| RCBA16(D28IR) = DIR_ROUTE(PIRQA, PIRQB, PIRQC, PIRQD); |
| RCBA16(D27IR) = DIR_ROUTE(PIRQG, PIRQB, PIRQC, PIRQD); |
| RCBA16(D26IR) = DIR_ROUTE(PIRQA, PIRQF, PIRQC, PIRQD); |
| RCBA16(D25IR) = DIR_ROUTE(PIRQE, PIRQF, PIRQG, PIRQH); |
| RCBA16(D22IR) = DIR_ROUTE(PIRQA, PIRQB, PIRQC, PIRQD); |
| RCBA16(D20IR) = DIR_ROUTE(PIRQA, PIRQB, PIRQC, PIRQD); |
| } |
| |
| void mb_get_spd_map(struct spd_info *spdi) |
| { |
| spdi->addresses[0] = 0x50; |
| spdi->addresses[1] = 0x51; |
| spdi->addresses[2] = 0x52; |
| spdi->addresses[3] = 0x53; |
| } |
| |
| const struct usb2_port_config mainboard_usb2_ports[MAX_USB2_PORTS] = { |
| /* Length, Enable, OCn#, Location */ |
| { 0x0040, 1, 0, USB_PORT_INTERNAL }, |
| { 0x0040, 1, 0, USB_PORT_BACK_PANEL }, |
| { 0x0110, 1, 1, USB_PORT_BACK_PANEL }, |
| { 0x0110, 1, 1, USB_PORT_BACK_PANEL }, |
| { 0x0110, 1, 2, USB_PORT_BACK_PANEL }, |
| { 0x0110, 1, 2, USB_PORT_BACK_PANEL }, |
| { 0x0000, 0, USB_OC_PIN_SKIP, USB_PORT_SKIP }, |
| { 0x0000, 0, USB_OC_PIN_SKIP, USB_PORT_SKIP }, |
| { 0x0040, 1, 4, USB_PORT_BACK_PANEL }, |
| { 0x0040, 1, 4, USB_PORT_BACK_PANEL }, |
| { 0x0000, 0, USB_OC_PIN_SKIP, USB_PORT_SKIP }, |
| { 0x0000, 0, USB_OC_PIN_SKIP, USB_PORT_SKIP }, |
| { 0x0040, 1, 6, USB_PORT_BACK_PANEL }, |
| { 0x0040, 1, 6, USB_PORT_BACK_PANEL }, |
| }; |
| |
| const struct usb3_port_config mainboard_usb3_ports[MAX_USB3_PORTS] = { |
| /* Enable, OCn# */ |
| { 1, 1 }, |
| { 1, 1 }, |
| { 0, USB_OC_PIN_SKIP }, |
| { 0, USB_OC_PIN_SKIP }, |
| { 1, 3 }, |
| { 1, 3 }, |
| }; |