| FLASH 16M { |
| SI_ALL 3712K { |
| SI_DESC 4K |
| SI_ME |
| } |
| SI_BIOS 12672K { |
| RW_SECTION_A 4212K { |
| VBLOCK_A 8K |
| FW_MAIN_A(CBFS) |
| RW_FWID_A 64 |
| } |
| RW_MISC 152K { |
| UNIFIED_MRC_CACHE(PRESERVE) 128K { |
| RECOVERY_MRC_CACHE 64K |
| RW_MRC_CACHE 64K |
| } |
| RW_ELOG(PRESERVE) 4K |
| RW_SHARED 4K { |
| SHARED_DATA 4K |
| } |
| RW_VPD(PRESERVE) 8K |
| RW_NVRAM(PRESERVE) 8K |
| } |
| RW_SECTION_B 4212K { |
| VBLOCK_B 8K |
| FW_MAIN_B(CBFS) |
| RW_FWID_B 64 |
| } |
| # Make WP_RO region align with SPI vendor |
| # memory protected range specification. |
| WP_RO 4M { |
| RO_VPD(PRESERVE) 16K |
| RO_GSCVD 8K |
| RO_SECTION { |
| FMAP 2K |
| RO_FRID 64 |
| GBB@4K 12K |
| COREBOOT(CBFS) |
| } |
| } |
| } |
| } |