| chip soc/intel/skylake |
| |
| # IGD Displays |
| register "gfx" = "GMA_STATIC_DISPLAYS(0)" |
| |
| # Deep Sx states |
| register "deep_s3_enable_ac" = "0" |
| register "deep_s3_enable_dc" = "0" |
| register "deep_s5_enable_ac" = "1" |
| register "deep_s5_enable_dc" = "1" |
| register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD" |
| |
| # GPE configuration |
| # Note that GPE events called out in ASL code rely on this |
| # route. i.e. If this route changes then the affected GPE |
| # offset bits also need to be changed. |
| register "gpe0_dw0" = "GPP_B" |
| register "gpe0_dw1" = "GPP_D" |
| register "gpe0_dw2" = "GPP_E" |
| |
| # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f |
| register "gen1_dec" = "0x00fc0801" |
| register "gen2_dec" = "0x000c0201" |
| # EC memory map range is 0x900-0x9ff |
| register "gen3_dec" = "0x00fc0901" |
| |
| # Enable DPTF |
| register "dptf_enable" = "1" |
| |
| # Enable S0ix |
| register "s0ix_enable" = "1" |
| |
| # FSP Configuration |
| register "ProbelessTrace" = "0" |
| register "SataSalpSupport" = "0" |
| register "SataMode" = "0" |
| register "SataPortsEnable[0]" = "0" |
| register "DspEnable" = "1" |
| register "IoBufferOwnership" = "3" |
| register "SsicPortEnable" = "0" |
| register "Cio2Enable" = "1" |
| register "SaImguEnable" = "1" |
| register "ScsEmmcHs400Enabled" = "1" |
| register "PttSwitch" = "0" |
| register "SkipExtGfxScan" = "1" |
| register "HeciEnabled" = "0" |
| register "SaGv" = "3" |
| register "PmConfigSlpS3MinAssert" = "2" # 50ms |
| register "PmConfigSlpS4MinAssert" = "1" # 1s |
| register "PmConfigSlpSusMinAssert" = "1" # 500ms |
| register "PmConfigSlpAMinAssert" = "3" # 2s |
| register "PmTimerDisabled" = "1" |
| |
| # VR Settings Configuration for 4 Domains |
| #+----------------+-------+-------+-------+-------+ |
| #| Domain/Setting | SA | IA | GTUS | GTS | |
| #+----------------+-------+-------+-------+-------+ |
| #| Psi1Threshold | 20A | 20A | 20A | 20A | |
| #| Psi2Threshold | 2A | 2A | 2A | 2A | |
| #| Psi3Threshold | 1A | 1A | 1A | 1A | |
| #| Psi3Enable | 1 | 1 | 1 | 1 | |
| #| Psi4Enable | 1 | 1 | 1 | 1 | |
| #| ImonSlope | 0 | 0 | 0 | 0 | |
| #| ImonOffset | 0 | 0 | 0 | 0 | |
| #| IccMax | 5A | 24A | 24A | 24A | |
| #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V | |
| #| AcLoadline | 15 | 5.7 | 5.5 | 5.5 | |
| #| DcLoadline | 14.3 | 4.83 | 4.2 | 4.2 | |
| #+----------------+-------+-------+-------+-------+ |
| register "domain_vr_config[VR_SYSTEM_AGENT]" = "{ |
| .vr_config_enable = 1, |
| .psi1threshold = VR_CFG_AMP(20), |
| .psi2threshold = VR_CFG_AMP(2), |
| .psi3threshold = VR_CFG_AMP(1), |
| .psi3enable = 1, |
| .psi4enable = 1, |
| .imon_slope = 0x0, |
| .imon_offset = 0x0, |
| .icc_max = VR_CFG_AMP(5), |
| .voltage_limit = 1520, |
| .ac_loadline = 1500, |
| .dc_loadline = 1430, |
| }" |
| |
| register "domain_vr_config[VR_IA_CORE]" = "{ |
| .vr_config_enable = 1, |
| .psi1threshold = VR_CFG_AMP(20), |
| .psi2threshold = VR_CFG_AMP(2), |
| .psi3threshold = VR_CFG_AMP(1), |
| .psi3enable = 1, |
| .psi4enable = 1, |
| .imon_slope = 0x0, |
| .imon_offset = 0x0, |
| .icc_max = VR_CFG_AMP(24), |
| .voltage_limit = 1520, |
| .ac_loadline = 570, |
| .dc_loadline = 483, |
| }" |
| |
| register "domain_vr_config[VR_GT_UNSLICED]" = "{ |
| .vr_config_enable = 1, |
| .psi1threshold = VR_CFG_AMP(20), |
| .psi2threshold = VR_CFG_AMP(2), |
| .psi3threshold = VR_CFG_AMP(1), |
| .psi3enable = 1, |
| .psi4enable = 1, |
| .imon_slope = 0x0, |
| .imon_offset = 0x0, |
| .icc_max = VR_CFG_AMP(24), |
| .voltage_limit = 1520, |
| .ac_loadline = 550, |
| .dc_loadline = 420, |
| }" |
| |
| register "domain_vr_config[VR_GT_SLICED]" = "{ |
| .vr_config_enable = 1, |
| .psi1threshold = VR_CFG_AMP(20), |
| .psi2threshold = VR_CFG_AMP(2), |
| .psi3threshold = VR_CFG_AMP(1), |
| .psi3enable = 1, |
| .psi4enable = 1, |
| .imon_slope = 0x0, |
| .imon_offset = 0x0, |
| .icc_max = VR_CFG_AMP(24), |
| .voltage_limit = 1520, |
| .ac_loadline = 550, |
| .dc_loadline = 420, |
| }" |
| |
| # Enable Root port 1. |
| register "PcieRpEnable[0]" = "1" |
| # Enable CLKREQ# |
| register "PcieRpClkReqSupport[0]" = "1" |
| # RP 1 uses SRCCLKREQ1# |
| register "PcieRpClkReqNumber[0]" = "1" |
| # RP 1, Enable Advanced Error Reporting |
| register "PcieRpAdvancedErrorReporting[0]" = "1" |
| # RP 1, Enable Latency Tolerance Reporting Mechanism |
| register "PcieRpLtrEnable[0]" = "1" |
| # RP 1 uses uses CLK SRC 1 |
| register "PcieRpClkSrcNumber[0]" = "1" |
| |
| register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1 |
| register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port |
| register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth |
| register "usb2_ports[4]" = "USB2_PORT_MAX(OC1)" # Type-C Port 2 |
| register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port |
| register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port |
| |
| register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1 |
| register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2 |
| register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Type-A Port |
| register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty |
| |
| # Intel Common SoC Config |
| #+-------------------+---------------------------+ |
| #| Field | Value | |
| #+-------------------+---------------------------+ |
| #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT | |
| #| I2C0 | Touchscreen | |
| #| I2C1 | cr50 TPM. Early init is | |
| #| | required to set up a BAR | |
| #| | for TPM communication | |
| #| | before memory is up | |
| #| I2C2 | Camera | |
| #| I2C4 | Camera | |
| #| I2C5 | Audio | |
| #| pch_thermal_trip | PCH Trip Temperature | |
| #+-------------------+---------------------------+ |
| register "common_soc_config" = "{ |
| .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT, |
| .i2c[0] = { |
| .speed = I2C_SPEED_FAST, |
| .speed_config[0] = { |
| .speed = I2C_SPEED_FAST, |
| .scl_lcnt = 180, |
| .scl_hcnt = 85, |
| .sda_hold = 36, |
| }, |
| }, |
| .i2c[1] = { |
| .early_init = 1, |
| .speed = I2C_SPEED_FAST, |
| .speed_config[0] = { |
| .speed = I2C_SPEED_FAST, |
| .scl_lcnt = 190, |
| .scl_hcnt = 90, |
| .sda_hold = 36, |
| }, |
| }, |
| .i2c[2] = { |
| .speed = I2C_SPEED_FAST, |
| .speed_config[0] = { |
| .speed = I2C_SPEED_FAST, |
| .scl_lcnt = 192, |
| .scl_hcnt = 90, |
| .sda_hold = 36, |
| }, |
| }, |
| .i2c[4] = { |
| .speed = I2C_SPEED_FAST, |
| .speed_config[0] = { |
| .speed = I2C_SPEED_FAST, |
| .scl_lcnt = 190, |
| .scl_hcnt = 90, |
| .sda_hold = 36, |
| }, |
| }, |
| .i2c[5] = { |
| .speed = I2C_SPEED_FAST, |
| .speed_config[0] = { |
| .speed = I2C_SPEED_FAST, |
| .scl_lcnt = 190, |
| .scl_hcnt = 90, |
| .sda_hold = 36, |
| }, |
| }, |
| .pch_thermal_trip = 75, |
| }" |
| |
| # Touchscreen |
| register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3" |
| |
| # H1 |
| # Configure I2C1 for cr50 TPM. Early init is required to set up a BAR |
| # for TPM communication before memory is up. |
| register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3" |
| |
| # Camera |
| register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8" |
| |
| # Camera |
| register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8" |
| |
| # Audio |
| register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8" |
| |
| # Must leave UART0 enabled or SD/eMMC will not work as PCI |
| register "SerialIoDevMode" = "{ |
| [PchSerialIoIndexI2C0] = PchSerialIoPci, |
| [PchSerialIoIndexI2C1] = PchSerialIoPci, |
| [PchSerialIoIndexI2C2] = PchSerialIoPci, |
| [PchSerialIoIndexI2C3] = PchSerialIoDisabled, |
| [PchSerialIoIndexI2C4] = PchSerialIoPci, |
| [PchSerialIoIndexI2C5] = PchSerialIoPci, |
| [PchSerialIoIndexSpi0] = PchSerialIoDisabled, |
| [PchSerialIoIndexSpi1] = PchSerialIoDisabled, |
| [PchSerialIoIndexUart0] = PchSerialIoPci, |
| [PchSerialIoIndexUart1] = PchSerialIoDisabled, |
| [PchSerialIoIndexUart2] = PchSerialIoSkipInit, |
| }" |
| |
| register "speed_shift_enable" = "1" |
| # PL2 override 15W for KBL-Y |
| register "power_limits_config" = "{ |
| .tdp_pl2_override = 15, |
| .psys_pmax = 45, |
| }" |
| register "tcc_offset" = "10" # TCC of 90C |
| |
| # Use default SD card detect GPIO configuration |
| register "sdcard_cd_gpio_default" = "GPP_E15" |
| |
| device cpu_cluster 0 on |
| device lapic 0 on end |
| end |
| device domain 0 on |
| device pci 00.0 on end # Host Bridge |
| device pci 02.0 on end # Integrated Graphics Device |
| device pci 04.0 on end # SA thermal subsystem |
| device pci 14.0 on end # USB xHCI |
| device pci 14.1 on end # USB xDCI (OTG) |
| device pci 14.2 on end # Thermal Subsystem |
| device pci 15.0 on |
| chip drivers/i2c/hid |
| register "generic.hid" = ""WCOMCOHO"" |
| register "generic.desc" = ""WCOM Touchscreen"" |
| register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)" |
| register "generic.probed" = "1" |
| register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E3)" |
| register "generic.reset_delay_ms" = "10" |
| register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)" |
| register "generic.enable_delay_ms" = "1" |
| register "generic.stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)" |
| register "generic.has_power_resource" = "1" |
| register "generic.disable_gpio_export_in_crs" = "1" |
| register "hid_desc_reg_offset" = "0x1" |
| device i2c 0xA on end |
| end |
| end # I2C #0 |
| device pci 15.1 on |
| chip drivers/i2c/tpm |
| register "hid" = ""GOOG0005"" |
| register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)" |
| device i2c 50 on end |
| end |
| end # I2C #1 |
| device pci 15.2 on end # I2C #2 |
| device pci 15.3 off end # I2C #3 |
| device pci 16.0 on end # Management Engine Interface 1 |
| device pci 16.1 off end # Management Engine Interface 2 |
| device pci 16.2 off end # Management Engine IDE-R |
| device pci 16.3 off end # Management Engine KT Redirection |
| device pci 16.4 off end # Management Engine Interface 3 |
| device pci 17.0 off end # SATA |
| device pci 19.0 on end # UART #2 |
| device pci 19.1 on |
| chip drivers/i2c/max98927 |
| register "interleave_mode" = "1" |
| register "vmon_slot_no" = "4" |
| register "imon_slot_no" = "5" |
| register "uid" = "0" |
| register "desc" = ""SSM4567 Right Speaker Amp"" |
| register "name" = ""MAXR"" |
| device i2c 39 on end |
| end |
| chip drivers/i2c/max98927 |
| register "interleave_mode" = "1" |
| register "vmon_slot_no" = "6" |
| register "imon_slot_no" = "7" |
| register "uid" = "1" |
| register "desc" = ""SSM4567 Left Speaker Amp"" |
| register "name" = ""MAXL"" |
| device i2c 3A on end |
| end |
| chip drivers/i2c/generic |
| register "hid" = ""10EC5663"" |
| register "name" = ""RT53"" |
| register "desc" = ""Realtek RT5663"" |
| register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_BOTH(GPP_D9)" |
| register "probed" = "1" |
| device i2c 13 on end |
| end |
| end # I2C #5 |
| device pci 19.2 on end # I2C #4 |
| device pci 1c.0 on |
| chip drivers/intel/wifi |
| register "wake" = "GPE0_PCI_EXP" |
| device pci 00.0 on end |
| end |
| end # PCI Express Port 1 |
| device pci 1c.1 off end # PCI Express Port 2 |
| device pci 1c.2 off end # PCI Express Port 3 |
| device pci 1c.3 off end # PCI Express Port 4 |
| device pci 1c.4 off end # PCI Express Port 5 |
| device pci 1c.5 off end # PCI Express Port 6 |
| device pci 1c.6 off end # PCI Express Port 7 |
| device pci 1c.7 off end # PCI Express Port 8 |
| device pci 1d.0 off end # PCI Express Port 9 |
| device pci 1d.1 off end # PCI Express Port 10 |
| device pci 1d.2 off end # PCI Express Port 11 |
| device pci 1d.3 off end # PCI Express Port 12 |
| device pci 1e.0 on end # UART #0 |
| device pci 1e.1 off end # UART #1 |
| device pci 1e.2 off end # GSPI #0 |
| device pci 1e.3 off end # GSPI #1 |
| device pci 1e.4 on end # eMMC |
| device pci 1e.5 off end # SDIO |
| device pci 1e.6 on end # SDCard |
| device pci 1f.0 on |
| chip ec/google/chromeec |
| device pnp 0c09.0 on end |
| end |
| end # LPC Interface |
| device pci 1f.1 on end # P2SB |
| device pci 1f.2 on end # Power Management Controller |
| device pci 1f.3 on end # Intel HDA |
| device pci 1f.4 on end # SMBus |
| device pci 1f.5 on end # PCH SPI |
| device pci 1f.6 off end # GbE |
| end |
| end |