| fw_config |
| field KB_BL 0 0 |
| option KB_BL_ABSENT 0 |
| option KB_BL_PRESENT 1 |
| end |
| field AUDIO 2 3 |
| option AUDIO_UNKNOWN 0 |
| option MAX98360_NAU88L25B_I2S 1 |
| end |
| end |
| chip soc/intel/alderlake |
| register "domain_vr_config[VR_DOMAIN_IA]" = "{ |
| .enable_fast_vmode = 1, |
| }" |
| |
| register "sagv" = "SaGv_Enabled" |
| |
| # As per Intel Advisory doc#723158, the change is required to prevent possible |
| # display flickering issue. |
| register "usb2_phy_sus_pg_disable" = "1" |
| |
| register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Disable USB2_C1 |
| register "usb2_ports[3]" = "USB2_PORT_EMPTY" # Disable M.2 WWAN |
| |
| register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Disable M.2 WWAN |
| |
| # FIVR configurations are disabled since the board doesn't have V1p05 and Vnn |
| # bypass rails implemented. |
| register "ext_fivr_settings" = "{ |
| .configure_ext_fivr = 1, |
| }" |
| |
| # Intel Common SoC Config |
| #+-------------------+---------------------------+ |
| #| Field | Value | |
| #+-------------------+---------------------------+ |
| #| I2C0 | Audio | |
| #| I2C1 | cr50 TPM. Early init is | |
| #| | required to set up a BAR | |
| #| | for TPM communication | |
| #| I2C5 | Trackpad | |
| #+-------------------+---------------------------+ |
| |
| register "common_soc_config" = "{ |
| .i2c[0] = { |
| .speed = I2C_SPEED_FAST, |
| .rise_time_ns = 650, |
| .fall_time_ns = 400, |
| .data_hold_time_ns = 50, |
| }, |
| .i2c[1] = { |
| .early_init = 1, |
| .speed = I2C_SPEED_FAST, |
| .rise_time_ns = 600, |
| .fall_time_ns = 400, |
| .data_hold_time_ns = 50, |
| }, |
| .i2c[5] = { |
| .speed = I2C_SPEED_FAST, |
| .rise_time_ns = 650, |
| .fall_time_ns = 400, |
| .data_hold_time_ns = 50, |
| }, |
| }" |
| |
| register "power_limits_config[RPL_P_282_242_142_15W_CORE]" = "{ |
| .tdp_pl1_override = 28, |
| .tdp_pl2_override = 55, |
| .tdp_pl4 = 114, |
| }" |
| |
| device domain 0 on |
| device ref igpu on |
| chip drivers/gfx/generic |
| register "device_count" = "6" |
| # DDIA for eDP |
| register "device[0].name" = ""LCD0"" |
| # Internal panel on the first port of the graphics chip |
| register "device[0].addr" = "0x80010400" |
| # DDIB for HDMI |
| register "device[1].name" = ""DD01"" |
| # TCP0 (DP-1) for port C0 |
| register "device[2].name" = ""DD02"" |
| register "device[2].use_pld" = "true" |
| register "device[2].pld" = "ACPI_PLD_TYPE_C(LEFT, LEFT, ACPI_PLD_GROUP(1, 1))" |
| # TCP1 (DP-2) is unused for any ports but still enumerated in the kernel, so GFX device is added for TCP1 |
| register "device[3].name" = ""DD03"" |
| # TCP2 (DP-3) for port C1 |
| register "device[4].name" = ""DD04"" |
| register "device[4].use_pld" = "true" |
| register "device[4].pld" = "ACPI_PLD_TYPE_C(RIGHT, LEFT, ACPI_PLD_GROUP(2, 1))" |
| # TCP3 (DP-4) is unused for any ports but still enumerated in the kernel, so GFX device is added for TCP3 |
| register "device[5].name" = ""DD05"" |
| device generic 0 on end |
| end |
| end # Integrated Graphics Device |
| device ref dtt on |
| chip drivers/intel/dptf |
| ## sensor information |
| register "options.tsr[0].desc" = ""DRAM"" |
| register "options.tsr[1].desc" = ""Soc"" |
| register "options.tsr[2].desc" = ""Charger"" |
| |
| # TODO: below values are initial reference values only |
| ## Active Policy |
| register "policies.active" = "{ |
| [0] = { |
| .target = DPTF_CPU, |
| .thresholds = { |
| TEMP_PCT(85, 90), |
| TEMP_PCT(75, 80), |
| TEMP_PCT(68, 70), |
| TEMP_PCT(62, 60), |
| TEMP_PCT(55, 50), |
| TEMP_PCT(50, 40), |
| TEMP_PCT(40, 30), |
| } |
| }, |
| [1] = { |
| .target = DPTF_TEMP_SENSOR_1, |
| .thresholds = { |
| TEMP_PCT(60, 90), |
| TEMP_PCT(55, 80), |
| TEMP_PCT(52, 70), |
| TEMP_PCT(48, 60), |
| TEMP_PCT(44, 50), |
| TEMP_PCT(40, 40), |
| TEMP_PCT(36, 30), |
| } |
| } |
| }" |
| |
| ## Passive Policy |
| register "policies.passive" = "{ |
| [0] = DPTF_PASSIVE(CPU, CPU, 90, 5000), |
| [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_0, 55, 5000), |
| [2] = DPTF_PASSIVE(CPU, TEMP_SENSOR_1, 55, 5000), |
| [3] = DPTF_PASSIVE(CHARGER, TEMP_SENSOR_2, 55, 5000), |
| }" |
| |
| ## Critical Policy |
| register "policies.critical" = "{ |
| [0] = DPTF_CRITICAL(CPU, 100, SHUTDOWN), |
| [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 85, SHUTDOWN), |
| [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 85, SHUTDOWN), |
| [3] = DPTF_CRITICAL(TEMP_SENSOR_2, 85, SHUTDOWN), |
| }" |
| |
| register "controls.power_limits" = "{ |
| .pl1 = { |
| .min_power = 18000, |
| .max_power = 20000, |
| .time_window_min = 28 * MSECS_PER_SEC, |
| .time_window_max = 32 * MSECS_PER_SEC, |
| .granularity = 200, |
| }, |
| .pl2 = { |
| .min_power = 43000, |
| .max_power = 43000, |
| .time_window_min = 28 * MSECS_PER_SEC, |
| .time_window_max = 32 * MSECS_PER_SEC, |
| .granularity = 1000, |
| } |
| }" |
| |
| ## Charger Performance Control (Control, mA) |
| register "controls.charger_perf" = "{ |
| [0] = { 255, 1700 }, |
| [1] = { 24, 1500 }, |
| [2] = { 16, 1000 }, |
| [3] = { 8, 500 } |
| }" |
| |
| ## Fan Performance Control (Percent, Speed, Noise, Power) |
| register "controls.fan_perf" = "{ |
| [0] = { 90, 6700, 220, 2200, }, |
| [1] = { 80, 5800, 180, 1800, }, |
| [2] = { 70, 5000, 145, 1450, }, |
| [3] = { 60, 4900, 115, 1150, }, |
| [4] = { 50, 3838, 90, 900, }, |
| [5] = { 40, 2904, 55, 550, }, |
| [6] = { 30, 2337, 30, 300, }, |
| [7] = { 20, 1608, 15, 150, }, |
| [8] = { 10, 800, 10, 100, }, |
| [9] = { 0, 0, 0, 50, } |
| }" |
| |
| ## Fan options |
| register "options.fan.fine_grained_control" = "1" |
| register "options.fan.step_size" = "2" |
| |
| device generic 0 alias dptf_policy on end |
| end |
| end |
| device ref tbt_pcie_rp0 off end |
| device ref tbt_pcie_rp1 off end |
| device ref tbt_pcie_rp2 off end |
| device ref tcss_dma0 off end |
| device ref tcss_dma1 off end |
| device ref pcie4_0 on |
| # Enable CPU PCIE RP 1 using CLK 0 |
| register "cpu_pcie_rp[CPU_RP(1)]" = "{ |
| .clk_req = 0, |
| .clk_src = 0, |
| .flags = PCIE_RP_LTR | PCIE_RP_AER, |
| }" |
| end |
| device ref cnvi_wifi on |
| chip drivers/wifi/generic |
| register "wake" = "GPE0_PME_B0" |
| device generic 0 on end |
| end |
| end |
| device ref i2c0 on |
| chip drivers/i2c/nau8825 |
| register "irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW(GPP_A23)" |
| register "jkdet_enable" = "1" |
| register "jkdet_pull_enable" = "0" |
| register "jkdet_pull_up" = "0" |
| register "jkdet_polarity" = "1" # ActiveLow |
| register "vref_impedance" = "2" # 125kOhm |
| register "micbias_voltage" = "6" # 2.754 |
| register "sar_threshold_num" = "4" |
| register "sar_threshold[0]" = "0x0C" |
| register "sar_threshold[1]" = "0x1C" |
| register "sar_threshold[2]" = "0x38" |
| register "sar_threshold[3]" = "0x60" |
| register "sar_hysteresis" = "1" |
| register "sar_voltage" = "6" |
| register "sar_compare_time" = "0" # 500ns |
| register "sar_sampling_time" = "0" # 2us |
| register "short_key_debounce" = "2" # 100ms |
| register "jack_insert_debounce" = "7" # 512ms |
| register "jack_eject_debounce" = "7" # 512ms |
| device i2c 1a on |
| probe AUDIO MAX98360_NAU88L25B_I2S |
| end |
| end |
| end #I2C0 |
| device ref i2c1 on |
| chip drivers/i2c/tpm |
| register "hid" = ""GOOG0005"" |
| register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_A13_IRQ)" |
| device i2c 50 on end |
| end |
| end |
| device ref i2c5 on |
| chip drivers/i2c/generic |
| register "hid" = ""ELAN0000"" |
| register "desc" = ""ELAN Touchpad"" |
| register "irq" = "ACPI_IRQ_WAKE_LEVEL_LOW(GPP_F14_IRQ)" |
| register "wake" = "GPE0_DW2_14" |
| register "detect" = "1" |
| device i2c 15 on end |
| end |
| chip drivers/i2c/hid |
| register "generic.hid" = ""SYNA0000"" |
| register "generic.cid" = ""ACPI0C50"" |
| register "generic.desc" = ""Synaptics Touchpad"" |
| register "generic.irq" = "ACPI_IRQ_WAKE_LEVEL_LOW(GPP_F14_IRQ)" |
| register "generic.wake" = "GPE0_DW2_14" |
| register "generic.detect" = "1" |
| register "hid_desc_reg_offset" = "0x20" |
| device i2c 0x2c on end |
| end |
| end |
| device ref hda on |
| chip drivers/generic/max98357a |
| register "hid" = ""MX98360A"" |
| register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A11)" |
| register "sdmode_delay" = "5" |
| device generic 0 on |
| probe AUDIO MAX98360_NAU88L25B_I2S |
| end |
| end |
| chip drivers/sof |
| register "spkr_tplg" = "max98360a" |
| register "jack_tplg" = "nau8825" |
| register "mic_tplg" = "_2ch_pdm0" |
| device generic 0 on end |
| end |
| end |
| device ref pcie_rp6 off end # PCIE6 WWAN |
| device ref pcie_rp7 on |
| chip drivers/net |
| register "wake" = "GPE0_DW0_07" |
| register "led_feature" = "0xe0" |
| register "customized_led0" = "0x23f" |
| register "customized_led2" = "0x028" |
| register "enable_aspm_l1_2" = "1" |
| register "add_acpi_dma_property" = "true" |
| device pci 00.0 on end |
| end |
| # Enable PCIE 7 using clk 6 |
| register "pch_pcie_rp[PCH_RP(7)]" = "{ |
| .clk_src = 6, |
| .clk_req = 6, |
| .flags = PCIE_RP_LTR | PCIE_RP_AER, |
| }" |
| end # RTL8125 Ethernet NIC |
| device ref pcie_rp8 off end # PCIE8 SD card |
| device ref pcie_rp9 off end # PCIE9-12 SSD |
| device ref gspi1 off end |
| device ref pch_espi on |
| chip ec/google/chromeec |
| use conn0 as mux_conn[0] |
| use conn1 as mux_conn[1] |
| device pnp 0c09.0 on end |
| end |
| end |
| device ref pmc hidden |
| chip drivers/intel/pmc_mux |
| device generic 0 on |
| chip drivers/intel/pmc_mux/conn |
| use usb2_port1 as usb2_port |
| use tcss_usb3_port1 as usb3_port |
| device generic 0 alias conn0 on end |
| end |
| chip drivers/intel/pmc_mux/conn |
| use usb2_port3 as usb2_port |
| use tcss_usb3_port3 as usb3_port |
| device generic 1 alias conn1 on end |
| end |
| end |
| end |
| end |
| device ref tcss_xhci on |
| chip drivers/usb/acpi |
| device ref tcss_root_hub on |
| chip drivers/usb/acpi |
| register "desc" = ""USB3 Type-C Port C0 (MLB)"" |
| register "type" = "UPC_TYPE_C_USB2_SS_SWITCH" |
| register "use_custom_pld" = "true" |
| register "custom_pld" = "ACPI_PLD_TYPE_C(LEFT, LEFT, ACPI_PLD_GROUP(1, 1))" |
| register "usb_lpm_incapable" = "true" |
| device ref tcss_usb3_port1 on end |
| end |
| chip drivers/usb/acpi |
| register "desc" = ""USB3 Type-C Port C1 (MLB)"" |
| register "type" = "UPC_TYPE_C_USB2_SS_SWITCH" |
| register "use_custom_pld" = "true" |
| register "custom_pld" = "ACPI_PLD_TYPE_C(RIGHT, LEFT, ACPI_PLD_GROUP(2, 1))" |
| register "usb_lpm_incapable" = "true" |
| device ref tcss_usb3_port3 on end |
| end |
| end |
| end |
| end |
| device ref xhci on |
| chip drivers/usb/acpi |
| device ref xhci_root_hub on |
| chip drivers/usb/acpi |
| register "desc" = ""USB2 Type-C Port C0 (MLB)"" |
| register "type" = "UPC_TYPE_C_USB2_SS_SWITCH" |
| register "use_custom_pld" = "true" |
| register "custom_pld" = "ACPI_PLD_TYPE_C(LEFT, LEFT, ACPI_PLD_GROUP(1, 1))" |
| device ref usb2_port1 on end |
| end |
| chip drivers/usb/acpi |
| register "desc" = ""USB2 Type-C Port C1 (MLB)"" |
| register "type" = "UPC_TYPE_C_USB2_SS_SWITCH" |
| register "use_custom_pld" = "true" |
| register "custom_pld" = "ACPI_PLD_TYPE_C(RIGHT, LEFT, ACPI_PLD_GROUP(2, 1))" |
| device ref usb2_port3 on end |
| end |
| chip drivers/usb/acpi |
| register "desc" = ""USB2 Camera"" |
| register "type" = "UPC_TYPE_INTERNAL" |
| device ref usb2_port6 on end |
| end |
| chip drivers/usb/acpi |
| register "desc" = ""USB2 Type-A Port A0 (MLB)"" |
| register "type" = "UPC_TYPE_A" |
| register "use_custom_pld" = "true" |
| register "custom_pld" = "ACPI_PLD_TYPE_A(LEFT, RIGHT, ACPI_PLD_GROUP(1, 2))" |
| device ref usb2_port9 on end |
| end |
| chip drivers/usb/acpi |
| register "desc" = ""USB2 Bluetooth"" |
| register "type" = "UPC_TYPE_INTERNAL" |
| register "reset_gpio" = |
| "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_D4)" |
| device ref usb2_port10 on end |
| end |
| chip drivers/usb/acpi |
| register "desc" = ""USB3 Type-A Port A0 (MLB)"" |
| register "type" = "UPC_TYPE_USB3_A" |
| register "use_custom_pld" = "true" |
| register "custom_pld" = "ACPI_PLD_TYPE_A(LEFT, RIGHT, ACPI_PLD_GROUP(1, 2))" |
| device ref usb3_port1 on end |
| end |
| end |
| end |
| end |
| end |
| end |