| /* SPDX-License-Identifier: GPL-2.0-only */ |
| |
| #include <acpi/acpi_gnvs.h> |
| #include <acpi/acpi_pm.h> |
| #include <bootstate.h> |
| #include <console/console.h> |
| #include <device/device.h> |
| #include <soc/nvs.h> |
| #include <soc/pm.h> |
| #include <soc/intel/broadwell/chip.h> |
| |
| /* Save bit index for PM1_STS and GPE_STS for ACPI _SWS */ |
| static void pm_fill_gnvs(struct global_nvs *gnvs, const struct chipset_power_state *ps) |
| { |
| uint16_t pm1; |
| int gpe_reg, index; |
| |
| pm1 = ps->pm1_sts & ps->pm1_en; |
| |
| /* Scan for first set bit in PM1 */ |
| for (index = 0; index < 16; index++) { |
| if (pm1 & 1) |
| break; |
| pm1 >>= 1; |
| } |
| |
| if (index < 16) |
| gnvs->pm1i = index; |
| |
| /* Scan for first set bit in GPE registers */ |
| for (gpe_reg = 0; gpe_reg < GPE0_REG_MAX; gpe_reg++) { |
| u32 gpe = ps->gpe0_sts[gpe_reg] & ps->gpe0_en[gpe_reg]; |
| int start = gpe_reg * GPE0_REG_SIZE; |
| int end = start + GPE0_REG_SIZE; |
| |
| for (index = start; index < end; index++) { |
| if (gpe & 1) |
| break; |
| gpe >>= 1; |
| } |
| } |
| |
| if (index < GPE0_REG_MAX * GPE0_REG_SIZE) |
| gnvs->gpei = index; |
| } |
| |
| static void acpi_save_wake_source(void *unused) |
| { |
| const struct chipset_power_state *ps; |
| struct global_nvs *gnvs; |
| |
| if (acpi_reset_gnvs_for_wake(&gnvs) < 0) |
| return; |
| if (acpi_fetch_pm_state(&ps, PS_CLAIMER_WAKE) < 0) |
| return; |
| |
| pm_fill_gnvs(gnvs, ps); |
| |
| printk(BIOS_DEBUG, "ACPI _SWS is PM1 Index %lld GPE Index %lld\n", |
| gnvs->pm1i, gnvs->gpei); |
| } |
| |
| BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, acpi_save_wake_source, NULL); |