| ifeq ($(CONFIG_SOC_INTEL_CANNONLAKE),y) |
| |
| subdirs-y += romstage |
| subdirs-y += ../../../cpu/intel/microcode |
| subdirs-y += ../../../cpu/intel/turbo |
| subdirs-y += ../../../cpu/x86/lapic |
| subdirs-y += ../../../cpu/x86/mtrr |
| subdirs-y += ../../../cpu/x86/smm |
| subdirs-y += ../../../cpu/x86/tsc |
| |
| bootblock-y += bootblock/bootblock.c |
| bootblock-y += bootblock/cpu.c |
| bootblock-y += bootblock/pch.c |
| bootblock-y += pmutil.c |
| bootblock-y += bootblock/report_platform.c |
| bootblock-y += gpio.c |
| bootblock-y += gspi.c |
| bootblock-y += i2c.c |
| bootblock-y += memmap.c |
| bootblock-y += spi.c |
| bootblock-y += lpc.c |
| bootblock-$(CONFIG_UART_DEBUG) += uart.c |
| |
| romstage-$(CONFIG_SOC_INTEL_CANNONLAKE_LPDDR4_INIT) += cnl_lpddr4_init.c |
| romstage-y += gpio.c |
| romstage-y += gspi.c |
| romstage-y += i2c.c |
| romstage-y += lpc.c |
| romstage-y += memmap.c |
| romstage-y += pmutil.c |
| romstage-y += reset.c |
| romstage-y += spi.c |
| romstage-$(CONFIG_UART_DEBUG) += uart.c |
| |
| ramstage-y += acpi.c |
| ramstage-y += chip.c |
| ramstage-y += cpu.c |
| ramstage-y += finalize.c |
| ramstage-y += gpio.c |
| ramstage-y += graphics.c |
| ramstage-y += gspi.c |
| ramstage-y += gpio.c |
| ramstage-y += i2c.c |
| ramstage-y += lpc.c |
| ramstage-y += memmap.c |
| ramstage-y += nhlt.c |
| ramstage-y += pmc.c |
| ramstage-y += pmutil.c |
| ramstage-$(CONFIG_PLATFORM_USES_FSP2_0) += reset.c |
| ramstage-y += smmrelocate.c |
| ramstage-y += spi.c |
| ramstage-y += systemagent.c |
| ramstage-$(CONFIG_UART_DEBUG) += uart.c |
| ramstage-y += vr_config.c |
| ramstage-y += sd.c |
| |
| smm-y += gpio.c |
| smm-y += pmutil.c |
| smm-y += smihandler.c |
| smm-$(CONFIG_UART_DEBUG) += uart.c |
| |
| postcar-y += memmap.c |
| postcar-y += pmutil.c |
| postcar-$(CONFIG_UART_DEBUG) += uart.c |
| |
| verstage-y += gspi.c |
| verstage-y += i2c.c |
| verstage-y += pmutil.c |
| verstage-y += spi.c |
| verstage-$(CONFIG_UART_DEBUG) += uart.c |
| |
| CPPFLAGS_common += -I$(src)/soc/intel/cannonlake/include/fsp20 |
| CPPFLAGS_common += -I$(src)/vendorcode/intel/fsp/fsp2_0/cannonlake |
| |
| CPPFLAGS_common += -I$(src)/soc/intel/cannonlake |
| CPPFLAGS_common += -I$(src)/soc/intel/cannonlake/include |
| |
| # DSP firmware settings files. |
| NHLT_BLOB_PATH = 3rdparty/blobs/soc/intel/cnl/nhlt-blobs |
| DMIC_1CH_48KHZ_16B = dmic-1ch-48khz-16b.bin |
| DMIC_2CH_48KHZ_16B = dmic-2ch-48khz-16b.bin |
| DMIC_4CH_48KHZ_16B = dmic-4ch-48khz-16b.bin |
| MAX98357_RENDER = max98357-render-2ch-48khz-24b.bin |
| DA7219_RENDER_CAPTURE = dialog-2ch-48khz-24b.bin |
| MAX98373_RENDER_24B = max98373-render-2ch-48khz-24b.bin |
| MAX98373_RENDER_16B = max98373-render-2ch-48khz-16b.bin |
| |
| cbfs-files-$(CONFIG_NHLT_DMIC_1CH_16B) += $(DMIC_1CH_48KHZ_16B) |
| $(DMIC_1CH_48KHZ_16B)-file := $(NHLT_BLOB_PATH)/$(DMIC_1CH_48KHZ_16B) |
| $(DMIC_1CH_48KHZ_16B)-type := raw |
| |
| cbfs-files-$(CONFIG_NHLT_DMIC_2CH_16B) += $(DMIC_2CH_48KHZ_16B) |
| $(DMIC_2CH_48KHZ_16B)-file := $(NHLT_BLOB_PATH)/$(DMIC_2CH_48KHZ_16B) |
| $(DMIC_2CH_48KHZ_16B)-type := raw |
| |
| cbfs-files-$(CONFIG_NHLT_DMIC_4CH_16B) += $(DMIC_4CH_48KHZ_16B) |
| $(DMIC_4CH_48KHZ_16B)-file := $(NHLT_BLOB_PATH)/$(DMIC_4CH_48KHZ_16B) |
| $(DMIC_4CH_48KHZ_16B)-type := raw |
| |
| cbfs-files-$(CONFIG_NHLT_MAX98357) += $(MAX98357_RENDER) |
| $(MAX98357_RENDER)-file := $(NHLT_BLOB_PATH)/$(MAX98357_RENDER) |
| $(MAX98357_RENDER)-type := raw |
| |
| cbfs-files-$(CONFIG_NHLT_MAX98373) += $(MAX98373_RENDER_16B) |
| $(MAX98373_RENDER_16B)-file := $(NHLT_BLOB_PATH)/$(MAX98373_RENDER_16B) |
| $(MAX98373_RENDER_16B)-type := raw |
| |
| cbfs-files-$(CONFIG_NHLT_MAX98373) += $(MAX98373_RENDER_24B) |
| $(MAX98373_RENDER_24B)-file := $(NHLT_BLOB_PATH)/$(MAX98373_RENDER_24B) |
| $(MAX98373_RENDER_24B)-type := raw |
| |
| cbfs-files-$(CONFIG_NHLT_DA7219) += $(DA7219_RENDER_CAPTURE) |
| $(DA7219_RENDER_CAPTURE)-file := $(NHLT_BLOB_PATH)/$(DA7219_RENDER_CAPTURE) |
| $(DA7219_RENDER_CAPTURE)-type := raw |
| |
| endif |