| ## SPDX-License-Identifier: GPL-2.0-only |
| |
| if SOC_INTEL_SKYLAKE_SP |
| |
| config MAINBOARD_USES_FSP2_0 |
| bool |
| default y |
| |
| config FSP_HEADER_PATH |
| string "Location of FSP headers" |
| depends on MAINBOARD_USES_FSP2_0 |
| default "src/vendorcode/intel/fsp/fsp2_0/skylake_sp" |
| |
| config MAX_SOCKET |
| int |
| default 2 |
| |
| # For 2S config, the number of cpus could be as high as |
| # 2 threads * 20 cores * 2 sockets |
| config MAX_CPUS |
| int |
| default 80 |
| |
| config PCR_BASE_ADDRESS |
| hex |
| default 0xfd000000 |
| help |
| This option allows you to select MMIO Base Address of sideband bus. |
| |
| config DCACHE_RAM_BASE |
| hex |
| default 0xfe800000 |
| |
| config DCACHE_RAM_SIZE |
| hex |
| default 0x200000 |
| |
| config DCACHE_BSP_STACK_SIZE |
| hex |
| default 0x10000 |
| |
| config CPU_MICROCODE_CBFS_LOC |
| hex |
| default 0xfff0fdc0 |
| |
| config CPU_MICROCODE_CBFS_LEN |
| hex |
| default 0x7C00 |
| |
| config HEAP_SIZE |
| hex |
| default 0x80000 |
| |
| config IED_REGION_SIZE |
| hex |
| default 0x400000 |
| |
| config IFD_CHIPSET |
| string |
| default "lbg" |
| |
| config XEON_SP_HAVE_IIO_IOAPIC |
| bool |
| default y |
| |
| config XEON_SP_PCH_IOAPIC_GSI_BASES |
| hex |
| default 0x18 |
| |
| endif |