Paul Menzel | 2628571 | 2017-04-17 10:57:51 +0200 | [diff] [blame] | 1 | coreboot.rom: 1024 kB, bootblocksize 2936, romsize 1048576, offset 0x0 |
| 2 | alignment: 64 bytes, architecture: x86 |
| 3 | |
| 4 | Name Offset Type Size |
| 5 | cmos_layout.bin 0x0 cmos_layout 2704 |
| 6 | cmos.default 0xac0 cmos_default 256 |
| 7 | cpu_microcode_blob.bin 0xc00 microcode 14336 |
| 8 | fallback/romstage 0x4480 stage 80408 |
| 9 | fallback/ramstage 0x17f00 stage 64533 |
| 10 | fallback/payload 0x27b80 payload 55894 |
| 11 | normal/dsdt.aml 0x35640 raw 9796 |
| 12 | config 0x37cc0 raw 4844 |
| 13 | revision 0x39000 raw 576 |
| 14 | etc/pci-optionrom-exec 0x39280 raw 1 |
| 15 | (empty) 0x392c0 null 19480 |
| 16 | pci14e4,1659.rom 0x3df00 raw 70144 |
| 17 | normal/romstage 0x4f140 stage 78104 |
| 18 | normal/ramstage 0x62280 stage 61838 |
| 19 | normal/payload 0x71440 payload 55170 |
| 20 | vgaroms/seavgabios.bin 0x7ec00 raw 28672 |
| 21 | bootsplash.jpg 0x85c40 raw 28931 |
| 22 | (empty) 0x8cd80 null 468632 |