blob: 81fd8eaad301df323b604b5ac68903d89bec3b74 [file] [log] [blame]
coreboot-4.5-23-g8e64174-6QET70WW (1.40) Fri Oct 21 17:43:33 UTC 2016 romstage starting...
PM1_CNT: 00000000
SMBus controller enabled.
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
Intel ME early init
Intel ME firmware is ready
ME: Requested 32MB UMA
SMBus controller enabled.
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'mrc.cache'
CBFS: Found @ offset 1fec0 size 10000
find_current_mrc_cache_local: picked entry 0 from cache block
Timings:
channel 1, slot 0, rank 0
lane 0: 20 (20) 93 (93) 69 (69) 85 (85)
lane 1: 20 (20) 91 (91) 66 (66) 84 (84)
lane 2: 20 (20) 9d (9d) 75 (75) 92 (92)
lane 3: 20 (20) 95 (95) 76 (76) 93 (93)
lane 4: 20 (20) b0 (b0) 83 (83) a1 (a1)
lane 5: 20 (20) ac (ac) 7a (7a) 98 (98)
lane 6: 20 (20) b8 (b8) 8b (8b) a7 (a7)
lane 7: 20 (20) be (be) 86 (86) a2 (a2)
lane 8: 15 (20) 100 (10b) 80 (80) 80 (80)
[178] = 38 (0)
[10b] = 0 (0)
Timings:
channel 1, slot 0, rank 0
lane 0: 20 (20) 93 (93) 69 (69) 85 (85)
lane 1: 20 (20) 91 (91) 66 (66) 84 (84)
lane 2: 20 (20) 9d (9d) 75 (75) 92 (92)
lane 3: 20 (20) 95 (95) 76 (76) 93 (93)
lane 4: 20 (20) b0 (b0) 83 (83) a1 (a1)
lane 5: 20 (20) ac (ac) 7a (7a) 98 (98)
lane 6: 20 (20) b8 (b8) 8b (8b) a7 (a7)
lane 7: 20 (20) be (be) 86 (86) a2 (a2)
lane 8: 15 (20) 100 (10b) 80 (80) 80 (80)
[178] = 42 (0)
[10b] = 0 (0)
Timings:
channel 1, slot 0, rank 0
lane 0: 11 (20) 84 (93) 69 (69) 85 (85)
lane 1: 20 (20) 91 (91) 66 (66) 84 (84)
lane 2: 20 (20) 9d (9d) 75 (75) 92 (92)
lane 3: 20 (20) 95 (95) 76 (76) 93 (93)
lane 4: 20 (20) b0 (b0) 83 (83) a1 (a1)
lane 5: 20 (20) ac (ac) 7a (7a) 98 (98)
lane 6: 20 (20) b8 (b8) 8b (8b) a7 (a7)
lane 7: 20 (20) be (be) 86 (86) a2 (a2)
lane 8: 15 (20) 100 (10b) 80 (80) 80 (80)
[178] = 42 (0)
[10b] = 0 (0)
Timings:
channel 1, slot 0, rank 0
lane 0: 11 (20) 84 (93) 69 (69) 85 (85)
lane 1: 12 (20) 83 (91) 66 (66) 84 (84)
lane 2: 20 (20) 9d (9d) 75 (75) 92 (92)
lane 3: 20 (20) 95 (95) 76 (76) 93 (93)
lane 4: 20 (20) b0 (b0) 83 (83) a1 (a1)
lane 5: 20 (20) ac (ac) 7a (7a) 98 (98)
lane 6: 20 (20) b8 (b8) 8b (8b) a7 (a7)
lane 7: 20 (20) be (be) 86 (86) a2 (a2)
lane 8: 15 (20) 100 (10b) 80 (80) 80 (80)
[178] = 42 (0)
[10b] = 0 (0)
Timings:
channel 1, slot 0, rank 0
lane 0: 11 (20) 84 (93) 69 (69) 85 (85)
lane 1: 12 (20) 83 (91) 66 (66) 84 (84)
lane 2: 12 (20) 8f (9d) 75 (75) 92 (92)
lane 3: 20 (20) 95 (95) 76 (76) 93 (93)
lane 4: 20 (20) b0 (b0) 83 (83) a1 (a1)
lane 5: 20 (20) ac (ac) 7a (7a) 98 (98)
lane 6: 20 (20) b8 (b8) 8b (8b) a7 (a7)
lane 7: 20 (20) be (be) 86 (86) a2 (a2)
lane 8: 15 (20) 100 (10b) 80 (80) 80 (80)
[178] = 42 (0)
[10b] = 0 (0)
Timings:
channel 1, slot 0, rank 0
lane 0: 11 (20) 84 (93) 69 (69) 85 (85)
lane 1: 12 (20) 83 (91) 66 (66) 84 (84)
lane 2: 12 (20) 8f (9d) 75 (75) 92 (92)
lane 3: 13 (20) 88 (95) 76 (76) 93 (93)
lane 4: 20 (20) b0 (b0) 83 (83) a1 (a1)
lane 5: 20 (20)
*** Log truncated, 2847 characters dropped. ***
[6dc] = 22fdf9
[6e8] = 22fdf9
Relocate MRC DATA from ff7fefe0 to 777dc000 (1472 bytes)
ME: FW Partition Table : OK
ME: Bringup Loader Failure : NO
ME: Firmware Init Complete : NO
ME: Manufacturing Mode : YES
ME: Boot Options Present : NO
ME: Update In Progress : NO
ME: Current Working State : Normal
ME: Current Operation State : M0 without UMA
ME: Current Operation Mode : Normal
ME: Error Code : No Error
ME: Progress Phase : Policy Module
ME: Power Management Event : Non-power cycle reset
ME: Progress Phase State : Received DRAM Init Done
TPM initialization.
TPM: Init
Found TPM ST33ZP24 by ST Microelectronics
TPM: Open
TPM: Startup
TPM: command 0x99 returned 0x0
TPM: OK.
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'fallback/ramstage'
CBFS: Found @ offset 2ff00 size 14d36
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
coreboot-4.5-23-g8e64174-6QET70WW (1.40) Fri Oct 21 17:43:33 UTC 2016 ramstage starting...
Moving GDT to 777fe8a0...ok
Normal boot.
BS: BS_PRE_DEVICE times (us): entry 0 run 1 exit 0
BS: BS_DEV_INIT_CHIPS times (us): entry 0 run 2 exit 0
Enumerating buses...
Show all devs... Before device enumeration.
Root Device: enabled 1
PNP: 00ff.1: enabled 1
PNP: 00ff.2: enabled 1
CPU_CLUSTER: 0: enabled 1
APIC: 00: enabled 1
DOMAIN: 0000: enabled 1
PCI: 00:00.0: enabled 1
PCI: 00:02.0: enabled 1
PCI: 00:16.2: enabled 1
PCI: 00:19.0: enabled 1
PCI: 00:1a.0: enabled 1
PCI: 00:1b.0: enabled 1
PCI: 00:1c.0: enabled 1
PCI: 00:1c.1: enabled 1
PCI: 00:1c.3: enabled 1
PCI: 00:1c.4: enabled 1
PCI: 00:1d.0: enabled 1
PCI: 00:1f.0: enabled 1
PNP: 164e.3: enabled 1
PNP: 164e.2: enabled 0
PNP: 164e.7: enabled 0
PNP: 164e.19: enabled 0
PNP: 0c31.0: enabled 1
PCI: 00:1f.2: enabled 1
PCI: 00:1f.3: enabled 1
I2C: 00:54: enabled 1
I2C: 00:55: enabled 1
I2C: 00:56: enabled 1
I2C: 00:57: enabled 1
I2C: 00:5c: enabled 1
I2C: 00:5d: enabled 1
I2C: 00:5e: enabled 1
I2C: 00:5f: enabled 1
Compare with tree...
Root Device: enabled 1
PNP: 00ff.1: enabled 1
PNP: 00ff.2: enabled 1
CPU_CLUSTER: 0: enabled 1
APIC: 00: enabled 1
DOMAIN: 0000: enabled 1
PCI: 00:00.0: enabled 1
PCI: 00:02.0: enabled 1
PCI: 00:16.2: enabled 1
PCI: 00:19.0: enabled 1
PCI: 00:1a.0: enabled 1
PCI: 00:1b.0: enabled 1
PCI: 00:1c.0: enabled 1
PCI: 00:1c.1: enabled 1
PCI: 00:1c.3: enabled 1
PCI: 00:1c.4: enabled 1
PCI: 00:1d.0: enabled 1
PCI: 00:1f.0: enabled 1
PNP: 164e.3: enabled 1
PNP: 164e.2: enabled 0
PNP: 164e.7: enabled 0
PNP: 164e.19: enabled 0
PNP: 0c31.0: enabled 1
PCI: 00:1f.2: enabled 1
PCI: 00:1f.3: enabled 1
I2C: 00:54: enabled 1
I2C: 00:55: enabled 1
I2C: 00:56: enabled 1
I2C: 00:57: enabled 1
I2C: 00:5c: enabled 1
I2C: 00:5d: enabled 1
I2C: 00:5e: enabled 1
I2C: 00:5f: enabled 1
... pmbase = 0x0500
Root Device scanning...
root_dev_scan_bus for Root Device
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
PNP: 00ff.1 enabled
recv_ec_data: 0x36
recv_ec_data: 0x51
recv_ec_data: 0x48
recv_ec_data: 0x54
recv_ec_data: 0x33
recv_ec_data: 0x34
recv_ec_data: 0x57
recv_ec_data: 0x57
recv_ec_data: 0x12
recv_ec_data: 0x03
recv_ec_data: 0x50
recv_ec_data: 0x11
EC Firmware ID 6QHT34WW-3.18, Version 5.01B
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
recv_ec_data: 0x70
recv_ec_data: 0x10
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
recv_ec_data: 0x70
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
recv_ec_data: 0x70
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
recv_ec_data: 0x00
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
recv_ec_data: 0xa6
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
recv_ec_data: 0x01
recv_ec_data: 0x70
dock is not connected
PNP: 00ff.2 enabled
CPU_CLUSTER: 0 enabled
DOMAIN: 0000 enabled
DOMAIN: 0000 scanning...
PCI: pci_scan_bus for bus 00
PCI: 00:00.0 [8086/0044] ops
Normal boot.
PCI: 00:00.0 [8086/0044] enabled
Capability: type 0x0d @ 0x88
Capability: type 0x01 @ 0x80
Capability: type 0x05 @ 0x90
Capability: type 0x10 @ 0xa0
Capability: type 0x0d @ 0x88
Capability: type 0x01 @ 0x80
Capability: type 0x05 @ 0x90
Capability: type 0x10 @ 0xa0
PCI: 00:01.0 subordinate bus PCI Express
PCI: 00:01.0 [8086/0045] enabled
PCI: 00:02.0 [8086/0000] ops
PCI: 00:02.0 [8086/0046] enabled
PCI: 00:16.0 [8086/0000] ops
PCI: 00:16.0 [8086/3b64] enabled
PCI: Static device PCI: 00:16.2 not found, disabling it.
PCI: 00:19.0 [8086/10ea] enabled
PCI: 00:1a.0 [8086/0000] ops
PCI: 00:1a.0 [8086/3b3c] enabled
PCI: 00:1b.0 [8086/0000] ops
PCI: 00:1b.0 [8086/3b56] enabled
Capability: type 0x10 @ 0x40
Capability: type 0x05 @ 0x80
Capability: type 0x0d @ 0x90
Capability: type 0x01 @ 0xa0
Capability: type 0x10 @ 0x40
PCI: 00:1c.0 subordinate bus PCI Express
PCI: 00:1c.0 [8086/3b42] enabled
Capability: type 0x10 @ 0x40
Capability: type 0x05 @ 0x80
Capability: type 0x0d @ 0x90
Capability: type 0x01 @ 0xa0
Capability: type 0x10 @ 0x40
PCI: 00:1c.1 subordinate bus PCI Express
PCI: 00:1c.1 [8086/3b44] enabled
Capability: type 0x10 @ 0x40
Capability: type 0x05 @ 0x80
Capability: type 0x0d @ 0x90
Capability: type 0x01 @ 0xa0
Capability: type 0x10 @ 0x40
PCI: 00:1c.3 subordinate bus PCI Express
PCI: 00:1c.3 [8086/3b48] enabled
Capability: type 0x10 @ 0x40
Capability: type 0x05 @ 0x80
Capability: type 0x0d @ 0x90
Capability: type 0x01 @ 0xa0
Capability: type 0x10 @ 0x40
PCI: 00:1c.4 subordinate bus PCI Express
PCI: 00:1c.4 [8086/3b4a] enabled
PCI: 00:1d.0 [8086/0000] ops
PCI: 00:1d.0 [8086/3b34] enabled
PCI: 00:1e.0 [8086/2448] bus ops
PCI: 00:1e.0 [8086/2448] enabled
PCI: 00:1f.0 [8086/0000] bus ops
PCI: 00:1f.0 [8086/3b07] enabled
PCI: 00:1f.2 [8086/0000] ops
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
PCI: 00:1f.2 [8086/3b2e] enabled
PCI: 00:1f.3 [8086/0000] bus ops
PCI: 00:1f.3 [8086/3b30] enabled
PCI: 00:1f.6 [8086/0000] ops
PCI: 00:1f.6 [8086/3b32] enabled
PCI: 00:01.0 scanning...
do_pci_scan_bridge for PCI: 00:01.0
PCI: pci_scan_bus for bus 01
scan_bus: scanning of bus PCI: 00:01.0 took 363 usecs
PCI: 00:1c.0 scanning...
do_pci_scan_bridge for PCI: 00:1c.0
PCI: pci_scan_bus for bus 02
scan_bus: scanning of bus PCI: 00:1c.0 took 357 usecs
PCI: 00:1c.1 scanning...
do_pci_scan_bridge for PCI: 00:1c.1
PCI: pci_scan_bus for bus 03
scan_bus: scanning of bus PCI: 00:1c.1 took 377 usecs
PCI: 00:1c.3 scanning...
do_pci_scan_bridge for PCI: 00:1c.3
PCI: pci_scan_bus for bus 04
scan_bus: scanning of bus PCI: 00:1c.3 took 410 usecs
PCI: 00:1c.4 scanning...
do_pci_scan_bridge for PCI: 00:1c.4
PCI: pci_scan_bus for bus 05
PCI: 05:00.0 [8086/08b3] enabled
Capability: type 0x01 @ 0xc8
Capability: type 0x05 @ 0xd0
Capability: type 0x10 @ 0x40
Capability: type 0x10 @ 0x40
Enabling Common Clock Configuration
ASPM: Enabled L1
scan_bus: scanning of bus PCI: 00:1c.4 took 1292 usecs
PCI: 00:1e.0 scanning...
do_pci_scan_bridge for PCI: 00:1e.0
PCI: pci_scan_bus for bus 06
scan_bus: scanning of bus PCI: 00:1e.0 took 390 usecs
PCI: 00:1f.0 scanning...
scan_lpc_bus for PCI: 00:1f.0
PNP: 164e.3 enabled
PNP: 164e.2 disabled
PNP: 164e.7 disabled
PNP: 164e.19 disabled
PNP: 0c31.0 enabled
scan_lpc_bus for PCI: 00:1f.0 done
scan_bus: scanning of bus PCI: 00:1f.0 took 805 usecs
PCI: 00:1f.3 scanning...
scan_smbus for PCI: 00:1f.3
smbus: PCI: 00:1f.3[0]->I2C: 01:54 enabled
smbus: PCI: 00:1f.3[0]->I2C: 01:55 enabled
smbus: PCI: 00:1f.3[0]->I2C: 01:56 enabled
smbus: PCI: 00:1f.3[0]->I2C: 01:57 enabled
smbus: PCI: 00:1f.3[0]->I2C: 01:5c enabled
smbus: PCI: 00:1f.3[0]->I2C: 01:5d enabled
smbus: PCI: 00:1f.3[0]->I2C: 01:5e enabled
smbus: PCI: 00:1f.3[0]->I2C: 01:5f enabled
scan_smbus for PCI: 00:1f.3 done
scan_bus: scanning of bus PCI: 00:1f.3 took 1602 usecs
scan_bus: scanning of bus DOMAIN: 0000 took 15443 usecs
root_dev_scan_bus for Root Device done
scan_bus: scanning of bus Root Device took 29043 usecs
done
BS: BS_DEV_ENUMERATE times (us): entry 0 run 35775 exit 0
found VGA at PCI: 00:02.0
Setting up VGA for PCI: 00:02.0
Setting PCI_BRIDGE_CTL_VGA for bridge DOMAIN: 0000
Setting PCI_BRIDGE_CTL_VGA for bridge Root Device
Allocating resources...
Reading resources...
Root Device read_resources bus 0 link: 0
PNP: 00ff.1 missing read_resources
PNP: 00ff.2 missing read_resources
CPU_CLUSTER: 0 read_resources bus 0 link: 0
CPU_CLUSTER: 0 read_resources bus 0 link: 0 done
DOMAIN: 0000 read_resources bus 0 link: 0
ram_before_4g_top: 0x77800000
TOUUD: 0x7c0
PCI: 00:01.0 read_resources bus 1 link: 0
PCI: 00:01.0 read_resources bus 1 link: 0 done
PCI: 00:1c.0 read_resources bus 2 link: 0
PCI: 00:1c.0 read_resources bus 2 link: 0 done
PCI: 00:1c.1 read_resources bus 3 link: 0
PCI: 00:1c.1 read_resources bus 3 link: 0 done
PCI: 00:1c.3 read_resources bus 4 link: 0
PCI: 00:1c.3 read_resources bus 4 link: 0 done
PCI: 00:1c.4 read_resources bus 5 link: 0
PCI: 00:1c.4 read_resources bus 5 link: 0 done
PCI: 00:1e.0 read_resources bus 6 link: 0
PCI: 00:1e.0 read_resources bus 6 link: 0 done
PCI: 00:1f.0 read_resources bus 0 link: 0
PCI: 00:1f.0 read_resources bus 0 link: 0 done
PCI: 00:1f.3 read_resources bus 1 link: 0
PCI: 00:1f.3 read_resources bus 1 link: 0 done
DOMAIN: 0000 read_resources bus 0 link: 0 done
Root Device read_resources bus 0 link: 0 done
Done reading resources.
Show resources in subtree (Root Device)...After reading.
Root Device child on link 0 PNP: 00ff.1
PNP: 00ff.1
PNP: 00ff.1 resource base 15e0 size 10 align 5 gran 5 limit 0 flags 80000100 index 77
PNP: 00ff.2
PNP: 00ff.2 resource base 62 size 0 align 0 gran 0 limit 0 flags c0000100 index 60
PNP: 00ff.2 resource base 66 size 0 align 0 gran 0 limit 0 flags c0000100 index 62
PNP: 00ff.2 resource base 1600 size 0 align 0 gran 0 limit 0 flags c0000100 index 64
PNP: 00ff.2 resource base 1604 size 0 align 0 gran 0 limit 0 flags c0000100 index 66
CPU_CLUSTER: 0 child on link 0 APIC: 00
APIC: 00
DOMAIN: 0000 child on link 0 PCI: 00:00.0
DOMAIN: 0000 resource base 0 size 0 align 0 gran 0 limit ffff flags 40040100 index 10000000
DOMAIN: 0000 resource base 0 size 0 align 0 gran 0 limit ffffffff flags 40040200 index 10000100
PCI: 00:00.0
PCI: 00:00.0 resource base 0 size a0000 align 0 gran 0 limit 0 flags e0004200 index 3
PCI: 00:00.0 resource base c0000 size 77740000 align 0 gran 0 limit 0 flags e0004200 index 4
PCI: 00:00.0 resource base 77800000 size 800000 align 0 gran 0 limit 0 flags f0000200 index 5
PCI: 00:00.0 resource base 79c00000 size 400000 align 0 gran 0 limit 0 flags f0000200 index 6
PCI: 00:00.0 resource base 7a000000 size 2000000 align 0 gran 0 limit 0 flags f0000200 index 7
PCI: 00:00.0 resource base e0000000 size 10000000 align 0 gran 0 limit 0 flags f0000200 index a
PCI: 00:00.0 resource base fed00000 size 100000 align 0 gran 0 limit 0 flags f0000200 index b
PCI: 00:00.0 resource base a0000 size 20000 align 0 gran 0 limit 0 flags f0000200 index c
PCI: 00:00.0 resource base c0000 size 40000 align 0 gran 0 limit 0 flags f0004200 index d
PCI: 00:01.0
PCI: 00:01.0 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c
PCI: 00:01.0 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
PCI: 00:01.0 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
PCI: 00:02.0
PCI: 00:02.0 resource base 0 size 400000 align 22 gran 22 limit ffffffffffffffff flags 201 index 10
PCI: 00:02.0 resource base d0000000 size 10000000 align 28 gran 28 limit ffffffffffffffff flags d0001201 index 18
PCI: 00:02.0 resource base 0 size 8 align 3 gran 3 limit ffff flags 100 index 20
PCI: 00:16.0
PCI: 00:16.0 resource base 0 size 10 align 12 gran 4 limit ffffffffffffffff flags 201 index 10
PCI: 00:16.2
PCI: 00:19.0
PCI: 00:19.0 resource base 0 size 20000 align 17 gran 17 limit ffffffff flags 200 index 10
PCI: 00:19.0 resource base 0 size 1000 align 12 gran 12 limit ffffffff flags 200 index 14
PCI: 00:19.0 resource base 0 size 20 align 5 gran 5 limit ffff flags 100 index 18
PCI: 00:1a.0
PCI: 00:1a.0 resource base 0 size 400 align 12 gran 10 limit ffffffff flags 200 index 10
PCI: 00:1b.0
PCI: 00:1b.0 resource base 0 size 4000 align 14 gran 14 limit ffffffffffffffff flags 201 index 10
PCI: 00:1c.0
PCI: 00:1c.0 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c
PCI: 00:1c.0 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
PCI: 00:1c.0 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
PCI: 00:1c.1
PCI: 00:1c.1 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c
PCI: 00:1c.1 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
PCI: 00:1c.1 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
PCI: 00:1c.3
PCI: 00:1c.3 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c
PCI: 00:1c.3 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
PCI: 00:1c.3 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
PCI: 00:1c.4 child on link 0 PCI: 05:00.0
PCI: 00:1c.4 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c
PCI: 00:1c.4 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
PCI: 00:1c.4 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
PCI: 05:00.0
PCI: 05:00.0 resource base 0 size 2000 align 13 gran 13 limit ffffffffffffffff flags 201 index 10
PCI: 00:1d.0
PCI: 00:1d.0 resource base 0 size 400 align 12 gran 10 limit ffffffff flags 200 index 10
PCI: 00:1e.0
PCI: 00:1e.0 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c
PCI: 00:1e.0 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
PCI: 00:1e.0 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
PCI: 00:1f.0 child on link 0 PNP: 164e.3
PCI: 00:1f.0 resource base 0 size 1000 align 0 gran 0 limit 0 flags c0040100 index 10000000
PCI: 00:1f.0 resource base ff800000 size 800000 align 0 gran 0 limit 0 flags c0040200 index 10000100
PCI: 00:1f.0 resource base fec00000 size 1000 align 0 gran 0 limit 0 flags c0000200 index 3
PCI: 00:1f.0 resource base 1600 size 7c align 0 gran 0 limit 0 flags c0040100 index 10000200
PCI: 00:1f.0 resource base 15e0 size c align 0 gran 0 limit 0 flags c0040100 index 10000300
PCI: 00:1f.0 resource base 1680 size 1c align 0 gran 0 limit 0 flags c0040100 index 10000400
PNP: 164e.3
PNP: 164e.3 resource base 200 size 8 align 3 gran 3 limit 7ff flags c0000100 index 60
PNP: 164e.3 resource base b0 size 0 align 0 gran 0 limit 0 flags c0000400 index 29
PNP: 164e.3 resource base 5 size 1 align 0 gran 0 limit 0 flags c0000400 index 70
PNP: 164e.3 resource base 82 size 0 align 0 gran 0 limit 0 flags c0000400 index f0
PNP: 164e.2
PNP: 164e.2 resource base 0 size 8 align 3 gran 3 limit 7ff flags 100 index 60
PNP: 164e.2 resource base 0 size 1 align 0 gran 0 limit 0 flags 400 index 70
PNP: 164e.2 resource base 0 size 1 align 0 gran 0 limit 0 flags 800 index 74
PNP: 164e.2 resource base 0 size 1 align 0 gran 0 limit 0 flags 800 index 75
PNP: 164e.7
PNP: 164e.7 resource base 0 size 10 align 4 gran 4 limit ffff flags 100 index 60
PNP: 164e.7 resource base 0 size 1 align 0 gran 0 limit 0 flags 400 index 70
PNP: 164e.19
PNP: 164e.19 resource base 0 size 2 align 1 gran 1 limit ffff flags 100 index 60
PNP: 164e.19 resource base 0 size 1 align 0 gran 0 limit 0 flags 400 index 70
PNP: 0c31.0
PNP: 0c31.0 resource base 0 size 1 align 0 gran 0 limit 0 flags 400 index 70
PNP: 0c31.0 resource base fed40000 size 5000 align 0 gran 0 limit 0 flags f0000200 index 0
PCI: 00:1f.2
PCI: 00:1f.2 resource base 0 size 8 align 3 gran 3 limit ffff flags 100 index 10
PCI: 00:1f.2 resource base 0 size 4 align 2 gran 2 limit ffff flags 100 index 14
PCI: 00:1f.2 resource base 0 size 8 align 3 gran 3 limit ffff flags 100 index 18
PCI: 00:1f.2 resource base 0 size 4 align 2 gran 2 limit ffff flags 100 index 1c
PCI: 00:1f.2 resource base 0 size 20 align 5 gran 5 limit ffff flags 100 index 20
PCI: 00:1f.2 resource base 0 size 800 align 12 gran 11 limit ffffffff flags 200 index 24
PCI: 00:1f.3 child on link 0 I2C: 01:54
PCI: 00:1f.3 resource base 400 size 20 align 0 gran 0 limit 41f flags f0000100 index 20
PCI: 00:1f.3 resource base 0 size 100 align 12 gran 8 limit ffffffffffffffff flags 201 index 10
I2C: 01:54
I2C: 01:55
I2C: 01:56
I2C: 01:57
I2C: 01:5c
I2C: 01:5d
I2C: 01:5e
I2C: 01:5f
PCI: 00:1f.6
PCI: 00:1f.6 resource base 0 size 1000 align 12 gran 12 limit ffffffffffffffff flags 201 index 10
DOMAIN: 0000 io: base: 0 size: 0 align: 0 gran: 0 limit: ffff
PCI: 00:01.0 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff
PCI: 00:01.0 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done
PCI: 00:1c.0 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff
PCI: 00:1c.0 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done
PCI: 00:1c.1 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff
PCI: 00:1c.1 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done
PCI: 00:1c.3 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff
PCI: 00:1c.3 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done
PCI: 00:1c.4 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff
PCI: 00:1c.4 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done
PCI: 00:1e.0 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff
PCI: 00:1e.0 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done
PCI: 00:19.0 18 * [0x0 - 0x1f] io
PCI: 00:1f.2 20 * [0x20 - 0x3f] io
PCI: 00:02.0 20 * [0x40 - 0x47] io
PCI: 00:1f.2 10 * [0x48 - 0x4f] io
PCI: 00:1f.2 18 * [0x50 - 0x57] io
PCI: 00:1f.2 14 * [0x58 - 0x5b] io
PCI: 00:1f.2 1c * [0x5c - 0x5f] io
DOMAIN: 0000 io: base: 60 size: 60 align: 5 gran: 0 limit: ffff done
DOMAIN: 0000 mem: base: 0 size: 0 align: 0 gran: 0 limit: ffffffff
PCI: 00:01.0 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
PCI: 00:01.0 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
PCI: 00:01.0 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 00:01.0 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
PCI: 00:1c.0 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
PCI: 00:1c.0 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
PCI: 00:1c.0 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 00:1c.0 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
PCI: 00:1c.1 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
PCI: 00:1c.1 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
PCI: 00:1c.1 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 00:1c.1 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
PCI: 00:1c.3 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
PCI: 00:1c.3 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
PCI: 00:1c.3 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 00:1c.3 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
PCI: 00:1c.4 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
PCI: 00:1c.4 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
PCI: 00:1c.4 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 05:00.0 10 * [0x0 - 0x1fff] mem
PCI: 00:1c.4 mem: base: 2000 size: 100000 align: 20 gran: 20 limit: ffffffff done
PCI: 00:1e.0 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
PCI: 00:1e.0 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
PCI: 00:1e.0 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 00:1e.0 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
PCI: 00:02.0 10 * [0x0 - 0x3fffff] mem
PCI: 00:1c.4 20 * [0x400000 - 0x4fffff] mem
PCI: 00:19.0 10 * [0x500000 - 0x51ffff] mem
PCI: 00:1b.0 10 * [0x520000 - 0x523fff] mem
PCI: 00:19.0 14 * [0x524000 - 0x524fff] mem
PCI: 00:1f.6 10 * [0x525000 - 0x525fff] mem
PCI: 00:1f.2 24 * [0x526000 - 0x5267ff] mem
PCI: 00:1a.0 10 * [0x527000 - 0x5273ff] mem
PCI: 00:1d.0 10 * [0x528000 - 0x5283ff] mem
PCI: 00:1f.3 10 * [0x529000 - 0x5290ff] mem
PCI: 00:16.0 10 * [0x52a000 - 0x52a00f] mem
DOMAIN: 0000 mem: base: 52a010 size: 52a010 align: 22 gran: 0 limit: ffffffff done
avoid_fixed_resources: DOMAIN: 0000
avoid_fixed_resources:@DOMAIN: 0000 10000000 limit 0000ffff
avoid_fixed_resources:@DOMAIN: 0000 10000100 limit ffffffff
constrain_resources: PCI: 00:00.0 03 base 00000000 limit 0009ffff mem (fixed)
constrain_resources: PCI: 00:00.0 04 base 000c0000 limit 777fffff mem (fixed)
constrain_resources: PCI: 00:00.0 05 base 77800000 limit 77ffffff mem (fixed)
constrain_resources: PCI: 00:00.0 06 base 79c00000 limit 79ffffff mem (fixed)
constrain_resources: PCI: 00:00.0 07 base 7a000000 limit 7bffffff mem (fixed)
constrain_resources: PCI: 00:00.0 0a base e0000000 limit efffffff mem (fixed)
constrain_resources: PCI: 00:02.0 18 base d0000000 limit dfffffff prefmem (fixed)
constrain_resources: PCI: 00:1f.0 10000000 base 00000000 limit 00000fff io (fixed)
constrain_resources: PCI: 00:1f.0 10000200 base 00001600 limit 0000167b io (fixed)
constrain_resources: PCI: 00:1f.0 10000400 base 00001680 limit 0000169b io (fixed)
skipping PNP: 164e.3@29 fixed resource, size=0!
skipping PNP: 164e.3@f0 fixed resource, size=0!
avoid_fixed_resources:@DOMAIN: 0000 10000000 base 0000169c limit 0000ffff
avoid_fixed_resources:@DOMAIN: 0000 10000100 base cf800000 limit cfffffff
Setting resources...
DOMAIN: 0000 io: base:169c size:60 align:5 gran:0 limit:ffff
PCI: 00:19.0 18 * [0x1800 - 0x181f] io
PCI: 00:1f.2 20 * [0x1820 - 0x183f] io
PCI: 00:02.0 20 * [0x1840 - 0x1847] io
PCI: 00:1f.2 10 * [0x1848 - 0x184f] io
PCI: 00:1f.2 18 * [0x1850 - 0x1857] io
PCI: 00:1f.2 14 * [0x1858 - 0x185b] io
PCI: 00:1f.2 1c * [0x185c - 0x185f] io
DOMAIN: 0000 io: next_base: 1860 size: 60 align: 5 gran: 0 done
PCI: 00:01.0 io: base:ffff size:0 align:12 gran:12 limit:ffff
PCI: 00:01.0 io: next_base: ffff size: 0 align: 12 gran: 12 done
PCI: 00:1c.0 io: base:ffff size:0 align:12 gran:12 limit:ffff
PCI: 00:1c.0 io: next_base: ffff size: 0 align: 12 gran: 12 done
PCI: 00:1c.1 io: base:ffff size:0 align:12 gran:12 limit:ffff
PCI: 00:1c.1 io: next_base: ffff size: 0 align: 12 gran: 12 done
PCI: 00:1c.3 io: base:ffff size:0 align:12 gran:12 limit:ffff
PCI: 00:1c.3 io: next_base: ffff size: 0 align: 12 gran: 12 done
PCI: 00:1c.4 io: base:ffff size:0 align:12 gran:12 limit:ffff
PCI: 00:1c.4 io: next_base: ffff size: 0 align: 12 gran: 12 done
PCI: 00:1e.0 io: base:ffff size:0 align:12 gran:12 limit:ffff
PCI: 00:1e.0 io: next_base: ffff size: 0 align: 12 gran: 12 done
DOMAIN: 0000 mem: base:cf800000 size:52a010 align:22 gran:0 limit:cfffffff
PCI: 00:02.0 10 * [0xcf800000 - 0xcfbfffff] mem
PCI: 00:1c.4 20 * [0xcfc00000 - 0xcfcfffff] mem
PCI: 00:19.0 10 * [0xcfd00000 - 0xcfd1ffff] mem
PCI: 00:1b.0 10 * [0xcfd20000 - 0xcfd23fff] mem
PCI: 00:19.0 14 * [0xcfd24000 - 0xcfd24fff] mem
PCI: 00:1f.6 10 * [0xcfd25000 - 0xcfd25fff] mem
PCI: 00:1f.2 24 * [0xcfd26000 - 0xcfd267ff] mem
PCI: 00:1a.0 10 * [0xcfd27000 - 0xcfd273ff] mem
PCI: 00:1d.0 10 * [0xcfd28000 - 0xcfd283ff] mem
PCI: 00:1f.3 10 * [0xcfd29000 - 0xcfd290ff] mem
PCI: 00:16.0 10 * [0xcfd2a000 - 0xcfd2a00f] mem
DOMAIN: 0000 mem: next_base: cfd2a010 size: 52a010 align: 22 gran: 0 done
PCI: 00:01.0 prefmem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:01.0 prefmem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:01.0 mem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:01.0 mem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1c.0 prefmem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1c.0 prefmem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1c.0 mem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1c.0 mem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1c.1 prefmem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1c.1 prefmem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1c.1 mem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1c.1 mem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1c.3 prefmem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1c.3 prefmem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1c.3 mem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1c.3 mem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1c.4 prefmem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1c.4 prefmem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1c.4 mem: base:cfc00000 size:100000 align:20 gran:20 limit:cfcfffff
PCI: 05:00.0 10 * [0xcfc00000 - 0xcfc01fff] mem
PCI: 00:1c.4 mem: next_base: cfc02000 size: 100000 align: 20 gran: 20 done
PCI: 00:1e.0 prefmem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1e.0 prefmem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1e.0 mem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1e.0 mem: next_base: cfffffff size: 0 align: 20 gran: 20 done
Root Device assign_resources, bus 0 link: 0
PNP: 00ff.1 missing set_resources
PNP: 00ff.2 missing set_resources
DOMAIN: 0000 assign_resources, bus 0 link: 0
PCI: 00:01.0 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 01 io
PCI: 00:01.0 24 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 01 prefmem
PCI: 00:01.0 20 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 01 mem
PCI: 00:02.0 10 <- [0x00cf800000 - 0x00cfbfffff] size 0x00400000 gran 0x16 mem64
PCI: 00:02.0 20 <- [0x0000001840 - 0x0000001847] size 0x00000008 gran 0x03 io
PCI: 00:16.0 10 <- [0x00cfd2a000 - 0x00cfd2a00f] size 0x00000010 gran 0x04 mem64
PCI: 00:19.0 10 <- [0x00cfd00000 - 0x00cfd1ffff] size 0x00020000 gran 0x11 mem
PCI: 00:19.0 14 <- [0x00cfd24000 - 0x00cfd24fff] size 0x00001000 gran 0x0c mem
PCI: 00:19.0 18 <- [0x0000001800 - 0x000000181f] size 0x00000020 gran 0x05 io
PCI: 00:1a.0 10 <- [0x00cfd27000 - 0x00cfd273ff] size 0x00000400 gran 0x0a mem
PCI: 00:1b.0 10 <- [0x00cfd20000 - 0x00cfd23fff] size 0x00004000 gran 0x0e mem64
PCI: 00:1c.0 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 02 io
PCI: 00:1c.0 24 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 02 prefmem
PCI: 00:1c.0 20 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 02 mem
PCI: 00:1c.1 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 03 io
PCI: 00:1c.1 24 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 03 prefmem
PCI: 00:1c.1 20 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 03 mem
PCI: 00:1c.3 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 04 io
PCI: 00:1c.3 24 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 04 prefmem
PCI: 00:1c.3 20 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 04 mem
PCI: 00:1c.4 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 05 io
PCI: 00:1c.4 24 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 05 prefmem
PCI: 00:1c.4 20 <- [0x00cfc00000 - 0x00cfcfffff] size 0x00100000 gran 0x14 bus 05 mem
PCI: 00:1c.4 assign_resources, bus 5 link: 0
PCI: 05:00.0 10 <- [0x00cfc00000 - 0x00cfc01fff] size 0x00002000 gran 0x0d mem64
PCI: 00:1c.4 assign_resources, bus 5 link: 0
PCI: 00:1d.0 10 <- [0x00cfd28000 - 0x00cfd283ff] size 0x00000400 gran 0x0a mem
PCI: 00:1e.0 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 06 io
PCI: 00:1e.0 24 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 06 prefmem
PCI: 00:1e.0 20 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 06 mem
PCI: 00:1f.0 assign_resources, bus 0 link: 0
PNP: 164e.3 60 <- [0x0000000200 - 0x0000000207] size 0x00000008 gran 0x03 io
PNP: 164e.3 29 <- [0x00000000b0 - 0x00000000af] size 0x00000000 gran 0x00 irq
PNP: 164e.3 70 <- [0x0000000005 - 0x0000000005] size 0x00000001 gran 0x00 irq
PNP: 164e.3 f0 <- [0x0000000082 - 0x0000000081] size 0x00000000 gran 0x00 irq
PCI: 00:1f.0 assign_resources, bus 0 link: 0
PCI: 00:1f.2 10 <- [0x0000001848 - 0x000000184f] size 0x00000008 gran 0x03 io
PCI: 00:1f.2 14 <- [0x0000001858 - 0x000000185b] size 0x00000004 gran 0x02 io
PCI: 00:1f.2 18 <- [0x0000001850 - 0x0000001857] size 0x00000008 gran 0x03 io
PCI: 00:1f.2 1c <- [0x000000185c - 0x000000185f] size 0x00000004 gran 0x02 io
PCI: 00:1f.2 20 <- [0x0000001820 - 0x000000183f] size 0x00000020 gran 0x05 io
PCI: 00:1f.2 24 <- [0x00cfd26000 - 0x00cfd267ff] size 0x00000800 gran 0x0b mem
PCI: 00:1f.3 10 <- [0x00cfd29000 - 0x00cfd290ff] size 0x00000100 gran 0x08 mem64
PCI: 00:1f.3 assign_resources, bus 1 link: 0
PCI: 00:1f.3 assign_resources, bus 1 link: 0
PCI: 00:1f.6 10 <- [0x00cfd25000 - 0x00cfd25fff] size 0x00001000 gran 0x0c mem64
DOMAIN: 0000 assign_resources, bus 0 link: 0
Root Device assign_resources, bus 0 link: 0
Done setting resources.
Show resources in subtree (Root Device)...After assigning values.
Root Device child on link 0 PNP: 00ff.1
PNP: 00ff.1
PNP: 00ff.1 resource base 15e0 size 10 align 5 gran 5 limit 0 flags 80000100 index 77
PNP: 00ff.2
PNP: 00ff.2 resource base 62 size 0 align 0 gran 0 limit 0 flags c0000100 index 60
PNP: 00ff.2 resource base 66 size 0 align 0 gran 0 limit 0 flags c0000100 index 62
PNP: 00ff.2 resource base 1600 size 0 align 0 gran 0 limit 0 flags c0000100 index 64
PNP: 00ff.2 resource base 1604 size 0 align 0 gran 0 limit 0 flags c0000100 index 66
CPU_CLUSTER: 0 child on link 0 APIC: 00
APIC: 00
DOMAIN: 0000 child on link 0 PCI: 00:00.0
DOMAIN: 0000 resource base 169c size 60 align 5 gran 0 limit ffff flags 40040100 index 10000000
DOMAIN: 0000 resource base cf800000 size 52a010 align 22 gran 0 limit cfffffff flags 40040200 index 10000100
PCI: 00:00.0
PCI: 00:00.0 resource base 0 size a0000 align 0 gran 0 limit 0 flags e0004200 index 3
PCI: 00:00.0 resource base c0000 size 77740000 align 0 gran 0 limit 0 flags e0004200 index 4
PCI: 00:00.0 resource base 77800000 size 800000 align 0 gran 0 limit 0 flags f0000200 index 5
PCI: 00:00.0 resource base 79c00000 size 400000 align 0 gran 0 limit 0 flags f0000200 index 6
PCI: 00:00.0 resource base 7a000000 size 2000000 align 0 gran 0 limit 0 flags f0000200 index 7
PCI: 00:00.0 resource base e0000000 size 10000000 align 0 gran 0 limit 0 flags f0000200 index a
PCI: 00:00.0 resource base fed00000 size 100000 align 0 gran 0 limit 0 flags f0000200 index b
PCI: 00:00.0 resource base a0000 size 20000 align 0 gran 0 limit 0 flags f0000200 index c
PCI: 00:00.0 resource base c0000 size 40000 align 0 gran 0 limit 0 flags f0004200 index d
PCI: 00:01.0
PCI: 00:01.0 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
PCI: 00:01.0 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60081202 index 24
PCI: 00:01.0 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60080202 index 20
PCI: 00:02.0
PCI: 00:02.0 resource base cf800000 size 400000 align 22 gran 22 limit cfbfffff flags 60000201 index 10
PCI: 00:02.0 resource base d0000000 size 10000000 align 28 gran 28 limit ffffffffffffffff flags d0001201 index 18
PCI: 00:02.0 resource base 1840 size 8 align 3 gran 3 limit 1847 flags 60000100 index 20
PCI: 00:16.0
PCI: 00:16.0 resource base cfd2a000 size 10 align 12 gran 4 limit cfd2a00f flags 60000201 index 10
PCI: 00:16.2
PCI: 00:19.0
PCI: 00:19.0 resource base cfd00000 size 20000 align 17 gran 17 limit cfd1ffff flags 60000200 index 10
PCI: 00:19.0 resource base cfd24000 size 1000 align 12 gran 12 limit cfd24fff flags 60000200 index 14
PCI: 00:19.0 resource base 1800 size 20 align 5 gran 5 limit 181f flags 60000100 index 18
PCI: 00:1a.0
PCI: 00:1a.0 resource base cfd27000 size 400 align 12 gran 10 limit cfd273ff flags 60000200 index 10
PCI: 00:1b.0
PCI: 00:1b.0 resource base cfd20000 size 4000 align 14 gran 14 limit cfd23fff flags 60000201 index 10
PCI: 00:1c.0
PCI: 00:1c.0 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
PCI: 00:1c.0 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60081202 index 24
PCI: 00:1c.0 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60080202 index 20
PCI: 00:1c.1
PCI: 00:1c.1 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
PCI: 00:1c.1 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60081202 index 24
PCI: 00:1c.1 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60080202 index 20
PCI: 00:1c.3
PCI: 00:1c.3 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
PCI: 00:1c.3 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60081202 index 24
PCI: 00:1c.3 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60080202 index 20
PCI: 00:1c.4 child on link 0 PCI: 05:00.0
PCI: 00:1c.4 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
PCI: 00:1c.4 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60081202 index 24
PCI: 00:1c.4 resource base cfc00000 size 100000 align 20 gran 20 limit cfcfffff flags 60080202 index 20
PCI: 05:00.0
PCI: 05:00.0 resource base cfc00000 size 2000 align 13 gran 13 limit cfc01fff flags 60000201 index 10
PCI: 00:1d.0
PCI: 00:1d.0 resource base cfd28000 size 400 align 12 gran 10 limit cfd283ff flags 60000200 index 10
PCI: 00:1e.0
PCI: 00:1e.0 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
PCI: 00:1e.0 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60081202 index 24
PCI: 00:1e.0 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60080202 index 20
PCI: 00:1f.0 child on link 0 PNP: 164e.3
PCI: 00:1f.0 resource base 0 size 1000 align 0 gran 0 limit 0 flags c0040100 index 10000000
PCI: 00:1f.0 resource base ff800000 size 800000 align 0 gran 0 limit 0 flags c0040200 index 10000100
PCI: 00:1f.0 resource base fec00000 size 1000 align 0 gran 0 limit 0 flags c0000200 index 3
PCI: 00:1f.0 resource base 1600 size 7c align 0 gran 0 limit 0 flags c0040100 index 10000200
PCI: 00:1f.0 resource base 15e0 size c align 0 gran 0 limit 0 flags c0040100 index 10000300
PCI: 00:1f.0 resource base 1680 size 1c align 0 gran 0 limit 0 flags c0040100 index 10000400
PNP: 164e.3
PNP: 164e.3 resource base 200 size 8 align 3 gran 3 limit 7ff flags e0000100 index 60
PNP: 164e.3 resource base b0 size 0 align 0 gran 0 limit 0 flags e0000400 index 29
PNP: 164e.3 resource base 5 size 1 align 0 gran 0 limit 0 flags e0000400 index 70
PNP: 164e.3 resource base 82 size 0 align 0 gran 0 limit 0 flags e0000400 index f0
PNP: 164e.2
PNP: 164e.2 resource base 0 size 8 align 3 gran 3 limit 7ff flags 100 index 60
PNP: 164e.2 resource base 0 size 1 align 0 gran 0 limit 0 flags 400 index 70
PNP: 164e.2 resource base 0 size 1 align 0 gran 0 limit 0 flags 800 index 74
PNP: 164e.2 resource base 0 size 1 align 0 gran 0 limit 0 flags 800 index 75
PNP: 164e.7
PNP: 164e.7 resource base 0 size 10 align 4 gran 4 limit ffff flags 100 index 60
PNP: 164e.7 resource base 0 size 1 align 0 gran 0 limit 0 flags 400 index 70
PNP: 164e.19
PNP: 164e.19 resource base 0 size 2 align 1 gran 1 limit ffff flags 100 index 60
PNP: 164e.19 resource base 0 size 1 align 0 gran 0 limit 0 flags 400 index 70
PNP: 0c31.0
PNP: 0c31.0 resource base 0 size 1 align 0 gran 0 limit 0 flags 400 index 70
PNP: 0c31.0 resource base fed40000 size 5000 align 0 gran 0 limit 0 flags f0000200 index 0
PCI: 00:1f.2
PCI: 00:1f.2 resource base 1848 size 8 align 3 gran 3 limit 184f flags 60000100 index 10
PCI: 00:1f.2 resource base 1858 size 4 align 2 gran 2 limit 185b flags 60000100 index 14
PCI: 00:1f.2 resource base 1850 size 8 align 3 gran 3 limit 1857 flags 60000100 index 18
PCI: 00:1f.2 resource base 185c size 4 align 2 gran 2 limit 185f flags 60000100 index 1c
PCI: 00:1f.2 resource base 1820 size 20 align 5 gran 5 limit 183f flags 60000100 index 20
PCI: 00:1f.2 resource base cfd26000 size 800 align 12 gran 11 limit cfd267ff flags 60000200 index 24
PCI: 00:1f.3 child on link 0 I2C: 01:54
PCI: 00:1f.3 resource base 400 size 20 align 0 gran 0 limit 41f flags f0000100 index 20
PCI: 00:1f.3 resource base cfd29000 size 100 align 12 gran 8 limit cfd290ff flags 60000201 index 10
I2C: 01:54
I2C: 01:55
I2C: 01:56
I2C: 01:57
I2C: 01:5c
I2C: 01:5d
I2C: 01:5e
I2C: 01:5f
PCI: 00:1f.6
PCI: 00:1f.6 resource base cfd25000 size 1000 align 12 gran 12 limit cfd25fff flags 60000201 index 10
Done allocating resources.
BS: BS_DEV_RESOURCES times (us): entry 0 run 108845 exit 0
Enabling resources...
PCI: 00:00.0 subsystem <- 17aa/2193
PCI: 00:00.0 cmd <- 06
PCI: 00:01.0 bridge ctrl <- 0003
PCI: 00:01.0 cmd <- 00
PCI: 00:02.0 subsystem <- 17aa/215a
PCI: 00:02.0 cmd <- 03
PCI: 00:16.0 cmd <- 02
PCI: 00:19.0 subsystem <- 17aa/2153
PCI: 00:19.0 cmd <- 03
PCI: 00:1a.0 subsystem <- 17aa/2163
PCI: 00:1a.0 cmd <- 02
PCI: 00:1b.0 subsystem <- 17aa/215e
PCI: 00:1b.0 cmd <- 02
PCI: 00:1c.0 bridge ctrl <- 0003
PCI: 00:1c.0 cmd <- 00
PCI: 00:1c.1 bridge ctrl <- 0003
PCI: 00:1c.1 cmd <- 00
PCI: 00:1c.3 bridge ctrl <- 0003
PCI: 00:1c.3 cmd <- 00
PCI: 00:1c.4 bridge ctrl <- 0003
PCI: 00:1c.4 cmd <- 06
PCI: 00:1d.0 subsystem <- 17aa/2163
PCI: 00:1d.0 cmd <- 02
PCI: 00:1e.0 bridge ctrl <- 0003
PCI: 00:1e.0 cmd <- 00 (NOT WRITTEN!)
pch_decode_init
PCI: 00:1f.0 subsystem <- 17aa/2166
PCI: 00:1f.0 cmd <- 107
PCI: 00:1f.2 subsystem <- 17aa/2168
PCI: 00:1f.2 cmd <- 03
PCI: 00:1f.3 subsystem <- 17aa/2167
PCI: 00:1f.3 cmd <- 03
PCI: 00:1f.6 cmd <- 02
PCI: 05:00.0 cmd <- 02
done.
BS: BS_DEV_ENABLE times (us): entry 0 run 3763 exit 0
Initializing devices...
Root Device init ...
starting SPI configuration
SPI configured
Root Device init finished in 238 usecs
PNP: 00ff.2 init ...
PNP: 00ff.2 init finished in 78 usecs
CPU_CLUSTER: 0 init ...
start_eip=0x00001000, code_size=0x00000031
Setting up SMI for CPU
Loading module at 00038000 with entry 00038000. filesize: 0x160 memsize: 0x160
Processing 10 relocs. Offset value of 0x00038000
Adjusting 00038002: 0x00000024 -> 0x00038024
Adjusting 0003801d: 0x0000003c -> 0x0003803c
Adjusting 00038026: 0x00000024 -> 0x00038024
Adjusting 00038054: 0x000000d8 -> 0x000380d8
Adjusting 00038066: 0x0000015c -> 0x0003815c
Adjusting 0003806d: 0x000000c0 -> 0x000380c0
Adjusting 00038075: 0x000000c4 -> 0x000380c4
Adjusting 0003807e: 0x000000d0 -> 0x000380d0
Adjusting 00038085: 0x000000cc -> 0x000380cc
Adjusting 0003808b: 0x000000c8 -> 0x000380c8
SMM Module: stub loaded at 00038000. Will call 0011858a(00136a00)
Installing SMM handler to 0x77800000
Loading module at 77810000 with entry 778105ea. filesize: 0x1a18 memsize: 0x5a40
Processing 78 relocs. Offset value of 0x77810000
Adjusting 77810036: 0x00001934 -> 0x77811934
Adjusting 77810055: 0x00001934 -> 0x77811934
Adjusting 77810108: 0x00001934 -> 0x77811934
Adjusting 77810198: 0x0000188e -> 0x7781188e
Adjusting 778104cd: 0x00001a18 -> 0x77811a18
Adjusting 778104ea: 0x00001a24 -> 0x77811a24
Adjusting 77810501: 0x00001a24 -> 0x77811a24
Adjusting 778105b7: 0x00001a10 -> 0x77811a10
Adjusting 778105cd: 0x00001960 -> 0x77811960
Adjusting 778105f3: 0x00001a18 -> 0x77811a18
Adjusting 77810601: 0x00001a18 -> 0x77811a18
Adjusting 7781060e: 0x00001a00 -> 0x77811a00
Adjusting 77810619: 0x00001a00 -> 0x77811a00
Adjusting 7781062d: 0x00001a04 -> 0x77811a04
Adjusting 77810633: 0x00001a1c -> 0x77811a1c
Adjusting 7781063b: 0x00001a04 -> 0x77811a04
Adjusting 77810658: 0x00001a1c -> 0x77811a1c
Adjusting 77810661: 0x00001a00 -> 0x77811a00
Adjusting 77810715: 0x00001a28 -> 0x77811a28
Adjusting 77810732: 0x00001a28 -> 0x77811a28
Adjusting 7781079f: 0x00001a20 -> 0x77811a20
Adjusting 778107af: 0x00001a20 -> 0x77811a20
Adjusting 778107d5: 0x00001a20 -> 0x77811a20
Adjusting 7781083c: 0x00001897 -> 0x77811897
Adjusting 7781094a: 0x00001a0c -> 0x77811a0c
Adjusting 77810973: 0x00001a0c -> 0x77811a0c
Adjusting 77810990: 0x00001a0c -> 0x77811a0c
Adjusting 778109b9: 0x00001a08 -> 0x77811a08
Adjusting 778109d6: 0x00001a0c -> 0x77811a0c
Adjusting 778109fc: 0x00001a08 -> 0x77811a08
Adjusting 77810ae8: 0x00001a0c -> 0x77811a0c
Adjusting 77810aed: 0x00001a08 -> 0x77811a08
Adjusting 77810afc: 0x00001920 -> 0x77811920
Adjusting 77810e38: 0x00001a2c -> 0x77811a2c
Adjusting 77810e67: 0x00001a30 -> 0x77811a30
Adjusting 77810e7a: 0x00001a2c -> 0x77811a2c
Adjusting 77810e9d: 0x00001a30 -> 0x77811a30
Adjusting 77810f3b: 0x00001a2c -> 0x77811a2c
Adjusting 7781112a: 0x00001a2c -> 0x77811a2c
Adjusting 778111a9: 0x00001a30 -> 0x77811a30
Adjusting 7781146c: 0x00001a10 -> 0x77811a10
Adjusting 7781147c: 0x00001a10 -> 0x77811a10
Adjusting 77811491: 0x00001a10 -> 0x77811a10
Adjusting 778114b2: 0x00001a10 -> 0x77811a10
Adjusting 778114dc: 0x00001a10 -> 0x77811a10
Adjusting 778114ef: 0x00001a10 -> 0x77811a10
Adjusting 77811502: 0x00001a38 -> 0x77811a38
Adjusting 77811554: 0x00001a38 -> 0x77811a38
Adjusting 7781155a: 0x00001a34 -> 0x77811a34
Adjusting 77811567: 0x00001a10 -> 0x77811a10
Adjusting 7781158d: 0x00001a10 -> 0x77811a10
Adjusting 778115e2: 0x00001a34 -> 0x77811a34
Adjusting 77811639: 0x00001903 -> 0x77811903
Adjusting 77811654: 0x00001a10 -> 0x77811a10
Adjusting 77811675: 0x00001958 -> 0x77811958
Adjusting 7781167a: 0x00001a34 -> 0x77811a34
Adjusting 7781173d: 0x00001a10 -> 0x77811a10
Adjusting 7781176b: 0x00001a10 -> 0x77811a10
Adjusting 778117b4: 0x00001a10 -> 0x77811a10
Adjusting 77811852: 0x00001a34 -> 0x77811a34
Adjusting 77811866: 0x00001a10 -> 0x77811a10
Adjusting 77811918: 0x00001878 -> 0x77811878
Adjusting 77811920: 0x00000021 -> 0x77810021
Adjusting 77811924: 0x00001878 -> 0x77811878
Adjusting 7781192c: 0x00000092 -> 0x77810092
Adjusting 77811938: 0x00001944 -> 0x77811944
Adjusting 77811944: 0x000002d2 -> 0x778102d2
Adjusting 77811948: 0x000002de -> 0x778102de
Adjusting 7781194c: 0x000002e1 -> 0x778102e1
Adjusting 77811970: 0x00001623 -> 0x77811623
Adjusting 77811974: 0x000014c2 -> 0x778114c2
Adjusting 77811980: 0x00001564 -> 0x77811564
Adjusting 77811984: 0x00001469 -> 0x77811469
Adjusting 77811988: 0x0000148a -> 0x7781148a
Adjusting 7781198c: 0x00001485 -> 0x77811485
Adjusting 77811994: 0x0000158a -> 0x7781158a
Adjusting 77811998: 0x00001479 -> 0x77811479
Adjusting 778119b4: 0x000015cd -> 0x778115cd
Loading module at 77808000 with entry 77808000. filesize: 0x160 memsize: 0x160
Processing 10 relocs. Offset value of 0x77808000
Adjusting 77808002: 0x00000024 -> 0x77808024
Adjusting 7780801d: 0x0000003c -> 0x7780803c
Adjusting 77808026: 0x00000024 -> 0x77808024
Adjusting 77808054: 0x000000d8 -> 0x778080d8
Adjusting 77808066: 0x0000015c -> 0x7780815c
Adjusting 7780806d: 0x000000c0 -> 0x778080c0
Adjusting 77808075: 0x000000c4 -> 0x778080c4
Adjusting 7780807e: 0x000000d0 -> 0x778080d0
Adjusting 77808085: 0x000000cc -> 0x778080cc
Adjusting 7780808b: 0x000000c8 -> 0x778080c8
SMM Module: placing jmp sequence at 77807c00 rel16 0x03fd
SMM Module: placing jmp sequence at 77807800 rel16 0x07fd
SMM Module: placing jmp sequence at 77807400 rel16 0x0bfd
SMM Module: stub loaded at 77808000. Will call 778105ea(00000000)
Initializing southbridge SMI... ... pmbase = 0x0500
SMI_STS: MCSMI PM1
PM1_STS: BM TMROF
GPE0_STS: GPIO14 GPIO11 GPIO9 GPIO5 GPIO4 GPIO3 GPIO2 GPIO1 GPIO0
ALT_GP_SMI_STS: GPI14 GPI13 GPI11 GPI10 GPI9 GPI7 GPI6 GPI5 GPI4 GPI3 GPI2 GPI1 GPI0
TCO_STS:
... raise SMI#
In relocation handler: cpu 0
New SMBASE=0x77800000 IEDBASE=0x77c00000 @ 0003fc00
Writing SMRR. base = 0x77800006, mask=0xff800800
Relocation complete.
Locking SMM.
Initializing CPU #0
CPU: vendor Intel device 20655
CPU: family 06, model 25, stepping 05
Enabling cache
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cpu_microcode_blob.bin'
CBFS: Found @ offset 12080 size 2c00
microcode: sig=0x20655 pf=0x10 revision=0x4
CPU: Intel(R) Core(TM) i5 CPU M 520 @ 2.40GHz.
CPU:lapic=0, boot_cpu=1
MTRR: Physical address space:
0x0000000000000000 - 0x00000000000a0000 size 0x000a0000 type 6
0x00000000000a0000 - 0x00000000000c0000 size 0x00020000 type 0
0x00000000000c0000 - 0x0000000077800000 size 0x77740000 type 6
0x0000000077800000 - 0x00000000d0000000 size 0x58800000 type 0
0x00000000d0000000 - 0x00000000e0000000 size 0x10000000 type 1
0x00000000e0000000 - 0x0000000100000000 size 0x20000000 type 0
MTRR addr 0x0-0x10 set to 6 type @ 0
MTRR addr 0x10-0x20 set to 6 type @ 1
MTRR addr 0x20-0x30 set to 6 type @ 2
MTRR addr 0x30-0x40 set to 6 type @ 3
MTRR addr 0x40-0x50 set to 6 type @ 4
MTRR addr 0x50-0x60 set to 6 type @ 5
MTRR addr 0x60-0x70 set to 6 type @ 6
MTRR addr 0x70-0x80 set to 6 type @ 7
MTRR addr 0x80-0x84 set to 6 type @ 8
MTRR addr 0x84-0x88 set to 6 type @ 9
MTRR addr 0x88-0x8c set to 6 type @ 10
MTRR addr 0x8c-0x90 set to 6 type @ 11
MTRR addr 0x90-0x94 set to 6 type @ 12
MTRR addr 0x94-0x98 set to 6 type @ 13
MTRR addr 0x98-0x9c set to 6 type @ 14
MTRR addr 0x9c-0xa0 set to 6 type @ 15
MTRR addr 0xa0-0xa4 set to 0 type @ 16
MTRR addr 0xa4-0xa8 set to 0 type @ 17
MTRR addr 0xa8-0xac set to 0 type @ 18
MTRR addr 0xac-0xb0 set to 0 type @ 19
MTRR addr 0xb0-0xb4 set to 0 type @ 20
MTRR addr 0xb4-0xb8 set to 0 type @ 21
MTRR addr 0xb8-0xbc set to 0 type @ 22
MTRR addr 0xbc-0xc0 set to 0 type @ 23
MTRR addr 0xc0-0xc1 set to 6 type @ 24
MTRR addr 0xc1-0xc2 set to 6 type @ 25
MTRR addr 0xc2-0xc3 set to 6 type @ 26
MTRR addr 0xc3-0xc4 set to 6 type @ 27
MTRR addr 0xc4-0xc5 set to 6 type @ 28
MTRR addr 0xc5-0xc6 set to 6 type @ 29
MTRR addr 0xc6-0xc7 set to 6 type @ 30
MTRR addr 0xc7-0xc8 set to 6 type @ 31
MTRR addr 0xc8-0xc9 set to 6 type @ 32
MTRR addr 0xc9-0xca set to 6 type @ 33
MTRR addr 0xca-0xcb set to 6 type @ 34
MTRR addr 0xcb-0xcc set to 6 type @ 35
MTRR addr 0xcc-0xcd set to 6 type @ 36
MTRR addr 0xcd-0xce set to 6 type @ 37
MTRR addr 0xce-0xcf set to 6 type @ 38
MTRR addr 0xcf-0xd0 set to 6 type @ 39
MTRR addr 0xd0-0xd1 set to 6 type @ 40
MTRR addr 0xd1-0xd2 set to 6 type @ 41
MTRR addr 0xd2-0xd3 set to 6 type @ 42
MTRR addr 0xd3-0xd4 set to 6 type @ 43
MTRR addr 0xd4-0xd5 set to 6 type @ 44
MTRR addr 0xd5-0xd6 set to 6 type @ 45
MTRR addr 0xd6-0xd7 set to 6 type @ 46
MTRR addr 0xd7-0xd8 set to 6 type @ 47
MTRR addr 0xd8-0xd9 set to 6 type @ 48
MTRR addr 0xd9-0xda set to 6 type @ 49
MTRR addr 0xda-0xdb set to 6 type @ 50
MTRR addr 0xdb-0xdc set to 6 type @ 51
MTRR addr 0xdc-0xdd set to 6 type @ 52
MTRR addr 0xdd-0xde set to 6 type @ 53
MTRR addr 0xde-0xdf set to 6 type @ 54
MTRR addr 0xdf-0xe0 set to 6 type @ 55
MTRR addr 0xe0-0xe1 set to 6 type @ 56
MTRR addr 0xe1-0xe2 set to 6 type @ 57
MTRR addr 0xe2-0xe3 set to 6 type @ 58
MTRR addr 0xe3-0xe4 set to 6 type @ 59
MTRR addr 0xe4-0xe5 set to 6 type @ 60
MTRR addr 0xe5-0xe6 set to 6 type @ 61
MTRR addr 0xe6-0xe7 set to 6 type @ 62
MTRR addr 0xe7-0xe8 set to 6 type @ 63
MTRR addr 0xe8-0xe9 set to 6 type @ 64
MTRR addr 0xe9-0xea set to 6 type @ 65
MTRR addr 0xea-0xeb set to 6 type @ 66
MTRR addr 0xeb-0xec set to 6 type @ 67
MTRR addr 0xec-0xed set to 6 type @ 68
MTRR addr 0xed-0xee set to 6 type @ 69
MTRR addr 0xee-0xef set to 6 type @ 70
MTRR addr 0xef-0xf0 set to 6 type @ 71
MTRR addr 0xf0-0xf1 set to 6 type @ 72
MTRR addr 0xf1-0xf2 set to 6 type @ 73
MTRR addr 0xf2-0xf3 set to 6 type @ 74
MTRR addr 0xf3-0xf4 set to 6 type @ 75
MTRR addr 0xf4-0xf5 set to 6 type @ 76
MTRR addr 0xf5-0xf6 set to 6 type @ 77
MTRR addr 0xf6-0xf7 set to 6 type @ 78
MTRR addr 0xf7-0xf8 set to 6 type @ 79
MTRR addr 0xf8-0xf9 set to 6 type @ 80
MTRR addr 0xf9-0xfa set to 6 type @ 81
MTRR addr 0xfa-0xfb set to 6 type @ 82
MTRR addr 0xfb-0xfc set to 6 type @ 83
MTRR addr 0xfc-0xfd set to 6 type @ 84
MTRR addr 0xfd-0xfe set to 6 type @ 85
MTRR addr 0xfe-0xff set to 6 type @ 86
MTRR addr 0xff-0x100 set to 6 type @ 87
MTRR: Fixed MSR 0x250 0x0606060606060606
MTRR: Fixed MSR 0x258 0x0606060606060606
MTRR: Fixed MSR 0x259 0x0000000000000000
MTRR: Fixed MSR 0x268 0x0606060606060606
MTRR: Fixed MSR 0x269 0x0606060606060606
MTRR: Fixed MSR 0x26a 0x0606060606060606
MTRR: Fixed MSR 0x26b 0x0606060606060606
MTRR: Fixed MSR 0x26c 0x0606060606060606
MTRR: Fixed MSR 0x26d 0x0606060606060606
MTRR: Fixed MSR 0x26e 0x0606060606060606
MTRR: Fixed MSR 0x26f 0x0606060606060606
call enable_fixed_mtrr()
CPU physical address size: 36 bits
MTRR: default type WB/UC MTRR counts: 6/6.
MTRR: UC selected as default type.
MTRR: 0 base 0x0000000000000000 mask 0x0000000fc0000000 type 6
MTRR: 1 base 0x0000000040000000 mask 0x0000000fe0000000 type 6
MTRR: 2 base 0x0000000060000000 mask 0x0000000ff0000000 type 6
MTRR: 3 base 0x0000000070000000 mask 0x0000000ff8000000 type 6
MTRR: 4 base 0x0000000077800000 mask 0x0000000fff800000 type 0
MTRR: 5 base 0x00000000d0000000 mask 0x0000000ff0000000 type 1
MTRR check
Fixed MTRRs : Enabled
Variable MTRRs: Enabled
Setting up local APIC... apic_id: 0x00 done.
Enabling VMX
model_x06ax: frequency set to 2394
Turbo is available and visible
CPU: 0 has 2 cores, 2 threads per core
CPU: 0 has core 1
CPU1: stack_base 00130000, stack_end 00130ff8
Asserting INIT.
Waiting for send to finish...
+Deasserting INIT.
Waiting for send to finish...
+#startup loops: 2.
Sending STARTUP #1 to 1.
After apic_write.
In relocation handler: cpu 1
New SMBASE=0x777ffc00 IEDBASE=0x77c00000 @ 0003fc00
Writing SMRR. base = 0x77800006, mask=0xff800800
Startup point 1.
Initializing CPU #1
Waiting for send to finish...
CPU: vendor Intel device 20655
+CPU: family 06, model 25, stepping 05
Sending STARTUP #2 to 1.
Enabling cache
After apic_write.
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cpu_microcode_blob.bin'
Startup point 1.
Waiting for send to finish...
+CBFS: Found @ offset 12080 size 2c00
microcode: sig=0x20655 pf=0x10 revision=0x4
CPU: Intel(R) Core(TM) i5 CPU M 520 @ 2.40GHz.
After Startup.
CPU:lapic=1, boot_cpu=0
CPU: 0 has core 4
MTRR: Fixed MSR 0x250 0x0606060606060606
MTRR: Fixed MSR 0x258 0x0606060606060606
MTRR: Fixed MSR 0x259 0x0000000000000000
MTRR: Fixed MSR 0x268 0x0606060606060606
MTRR: Fixed MSR 0x269 0x0606060606060606
MTRR: Fixed MSR 0x26a 0x0606060606060606
MTRR: Fixed MSR 0x26b 0x0606060606060606
MTRR: Fixed MSR 0x26c 0x0606060606060606
MTRR: Fixed MSR 0x26d 0x0606060606060606
MTRR: Fixed MSR 0x26e 0x0606060606060606
MTRR: Fixed MSR 0x26f 0x0606060606060606
CPU2: stack_base 0012f000, stack_end 0012fff8
call enable_fixed_mtrr()
Asserting INIT.
CPU physical address size: 36 bits
Waiting for send to finish...
+
MTRR check
Fixed MTRRs : Enabled
Variable MTRRs: Enabled
Deasserting INIT.
Waiting for send to finish...
+Setting up local APIC... apic_id: 0x01 done.
#startup loops: 2.
Sending STARTUP #1 to 4.
Enabling VMX
After apic_write.
model_x06ax: frequency set to 2394
In relocation handler: cpu 2
CPU #1 initialized
Startup point 1.
Waiting for send to finish...
+New SMBASE=0x777ff800 IEDBASE=0x77c00000 @ 0003fc00
Sending STARTUP #2 to 4.
After apic_write.
Writing SMRR. base = 0x77800006, mask=0xff800800
Startup point 1.
Waiting for send to finish...
+Initializing CPU #2
After Startup.
CPU: 0 has core 5
CPU3: stack_base 0012e000, stack_end 0012eff8
CPU: vendor Intel device 20655
Asserting INIT.
Waiting for send to finish...
+CPU: family 06, model 25, stepping 05
Deasserting INIT.
Waiting for send to finish...
+Enabling cache
#startup loops: 2.
Sending STARTUP #1 to 5.
After apic_write.
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
Startup point 1.
Waiting for send to finish...
+In relocation handler: cpu 3
Sending STARTUP #2 to 5.
After apic_write.
CBFS: Locating 'cpu_microcode_blob.bin'
Startup point 1.
Waiting for send to finish...
+New SMBASE=0x777ff400 IEDBASE=0x77c00000 @ 0003fc00
After Startup.
Writing SMRR. base = 0x77800006, mask=0xff800800
CBFS: Found @ offset 12080 size 2c00
CPU #0 initialized
Waiting for 2 CPUS to stop
microcode: sig=0x20655 pf=0x10 revision=0x0
Initializing CPU #3
microcode: updated to revision 0x4 date=2013-06-28
CPU: vendor Intel device 20655
CPU: Intel(R) Core(TM) i5 CPU M 520 @ 2.40GHz.
CPU: family 06, model 25, stepping 05
CPU:lapic=4, boot_cpu=0
Enabling cache
MTRR: Fixed MSR 0x250 0x0606060606060606
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
MTRR: Fixed MSR 0x258 0x0606060606060606
CBFS: Locating 'cpu_microcode_blob.bin'
MTRR: Fixed MSR 0x259 0x0000000000000000
CBFS: Found @ offset 12080 size 2c00
MTRR: Fixed MSR 0x268 0x0606060606060606
microcode: sig=0x20655 pf=0x10 revision=0x4
MTRR: Fixed MSR 0x269 0x0606060606060606
CPU: Intel(R) Core(TM) i5 CPU M 520 @ 2.40GHz.
MTRR: Fixed MSR 0x26a 0x0606060606060606
CPU:lapic=5, boot_cpu=0
MTRR: Fixed MSR 0x26b 0x0606060606060606
MTRR: Fixed MSR 0x250 0x0606060606060606
MTRR: Fixed MSR 0x26c 0x0606060606060606
MTRR: Fixed MSR 0x258 0x0606060606060606
MTRR: Fixed MSR 0x26d 0x0606060606060606
MTRR: Fixed MSR 0x259 0x0000000000000000
MTRR: Fixed MSR 0x26e 0x0606060606060606
MTRR: Fixed MSR 0x268 0x0606060606060606
MTRR: Fixed MSR 0x26f 0x0606060606060606
MTRR: Fixed MSR 0x269 0x0606060606060606
call enable_fixed_mtrr()
MTRR: Fixed MSR 0x26a 0x0606060606060606
CPU physical address size: 36 bits
MTRR: Fixed MSR 0x26b 0x0606060606060606
MTRR check
MTRR: Fixed MSR 0x26c 0x0606060606060606
MTRR: Fixed MSR 0x26d 0x0606060606060606
MTRR: Fixed MSR 0x26e 0x0606060606060606
MTRR: Fixed MSR 0x26f 0x0606060606060606
Fixed MTRRs : Enabled
Variable MTRRs: call enable_fixed_mtrr()
Enabled
CPU physical address size: 36 bits
Setting up local APIC... apic_id: 0x04
MTRR check
done.
Fixed MTRRs : Enabled
Variable MTRRs: Enabled
Enabling VMX
Setting up local APIC...model_x06ax: frequency set to 2394
apic_id: 0x05 done.
CPU #2 initialized
Enabling VMX
Waiting for 1 CPUS to stop
model_x06ax: frequency set to 2394
CPU #3 initialized
All AP CPUs stopped (4882 loops)
CPU0: stack: 00131000 - 00132000, lowest used address 00131ad0, stack used: 1328 bytes
CPU1: stack: 00130000 - 00131000, lowest used address 00130c98, stack used: 872 bytes
CPU2: stack: 0012f000 - 00130000, lowest used address 0012fc98, stack used: 872 bytes
CPU3: stack: 0012e000 - 0012f000, lowest used address 0012ec98, stack used: 872 bytes
CPU_CLUSTER: 0 init finished in 117770 usecs
PCI: 00:00.0 init ...
Set BIOS_RESET_CPL
PCI: 00:00.0 init finished in 1147 usecs
PCI: 00:02.0 init ...
GT Power Management Init
IVB GT1 Power Meter Weights
GT init timeout
Initializing VGA without OPROM. MMIO 0xcf800000
EDID:
00 ff ff ff ff ff ff 00 30 ae 11 40 00 00 00 00
00 13 01 03 80 1a 10 78 ea 5c d5 93 5c 5e 8e 27
1c 50 54 00 00 00 01 01 01 01 01 01 01 01 01 01
01 01 01 01 01 01 ee 1a 00 80 50 20 10 30 10 30
13 00 05 a3 10 00 00 19 d0 17 00 c6 50 20 19 30
30 20 36 00 05 a3 10 00 00 19 00 00 00 0f 00 81
0a 3c 81 0a 32 16 09 00 4c a3 41 54 00 00 00 fe
00 4c 54 4e 31 32 31 41 54 30 37 4c 30 32 00 38
Extracted contents:
header: 00 ff ff ff ff ff ff 00
serial number: 30 ae 11 40 00 00 00 00 00 13
version: 01 03
basic params: 80 1a 10 78 ea
chroma info: 5c d5 93 5c 5e 8e 27 1c 50 54
established: 00 00 00
standard: 01 01 01 01 01 01 01 01 01 01 01 01 01 01 01 01
descriptor 1: ee 1a 00 80 50 20 10 30 10 30 13 00 05 a3 10 00 00 19
descriptor 2: d0 17 00 c6 50 20 19 30 30 20 36 00 05 a3 10 00 00 19
descriptor 3: 00 00 00 0f 00 81 0a 3c 81 0a 32 16 09 00 4c a3 41 54
descriptor 4: 00 00 00 fe 00 4c 54 4e 31 32 31 41 54 30 37 4c 30 32
extensions: 00
checksum: 38
Manufacturer: LEN Model 4011 Serial Number 0
Made week 0 of 2009
EDID version: 1.3
Digital display
Maximum image size: 26 cm x 16 cm
Gamma: 220%
Check DPMS levels
DPMS levels: Standby Suspend Off
Supported color formats: RGB 4:4:4, YCrCb 4:2:2
First detailed timing is preferred timing
Established timings supported:
Standard timings supported:
Detailed timings
Hex of detail: ee1a0080502010301030130005a310000019
Detailed mode (IN HEX): Clock 68940 KHz, 105 mm x a3 mm
0500 0510 0540 0580 hborder 0
0320 0321 0324 0330 vborder 0
-hsync -vsync
Did detailed timing
Hex of detail: d01700c6502019303020360005a310000019
Detailed mode (IN HEX): Clock 60960 KHz, 105 mm x a3 mm
0500 0530 0550 05c6 hborder 0
0320 0323 0329 0339 vborder 0
-hsync -vsync
Hex of detail: 0000000f00810a3c810a321609004ca34154
Manufacturer-specified data, tag 15
Hex of detail: 000000fe004c544e313231415430374c3032
ASCII string: LTN121AT07L02
Checksum
Checksum: 0x38 (valid)
WARNING: EDID block does NOT fully conform to EDID 1.3.
Missing name descriptor
Missing monitor ranges
bringing up panel at resolution 1280 x 800
Borders 0 x 0
Blank 128 x 16
Sync 48 x 3
Front porch 16 x 1
Spread spectrum clock
Single channel
Polarities 1, 1
Data M1=1204813, N1=8388608
Link frequency 270000 kHz
Link M1=133868, N1=524288
Pixel N=8, M1=24, M2=9, P1=2
Pixel clock 138214 kHz
waiting for panel powerup
panel powered up
GT Power Management Init (post VBIOS)
GT init timeout
PCI: 00:02.0 init finished in 71024 usecs
PCI: 00:16.0 init ...
ME: FW Partition Table : OK
ME: Bringup Loader Failure : NO
ME: Firmware Init Complete : YES
ME: Manufacturing Mode : YES
ME: Boot Options Present : NO
ME: Update In Progress : NO
ME: Current Working State : Normal
ME: Current Operation State : M0 with UMA
ME: Current Operation Mode : Normal
ME: Error Code : No Error
ME: Progress Phase : Host Communication
ME: Power Management Event : Non-power cycle reset
ME: Progress Phase State : Host communication established
ME: BIOS path: Normal
ME: Extend SHA-256: 4525e6abe84786a34336e0a901dcaacbfc97cfc5bf640f7b78eb11bac53c2f86
PCI: 00:16.0 init finished in 2311 usecs
PCI: 00:19.0 init ...
PCI: 00:19.0 init finished in 80 usecs
PCI: 00:1a.0 init ...
EHCI: Setting up controller.. done.
PCI: 00:1a.0 init finished in 222 usecs
PCI: 00:1b.0 init ...
Azalia: base = cfd20000
Azalia: V1CTL disabled.
Azalia: codec_mask = 09
Azalia: Initializing codec #3
Azalia: codec viddid: 80862804
Azalia: verb_size: 16
Azalia: verb loaded.
Azalia: Initializing codec #0
Azalia: codec viddid: 14f15069
Azalia: verb_size: 44
Azalia: verb loaded.
PCI: 00:1b.0 init finished in 5683 usecs
PCI: 00:1d.0 init ...
EHCI: Setting up controller.. done.
PCI: 00:1d.0 init finished in 221 usecs
PCI: 00:1e.0 init ...
PCI init.
PCI: 00:1e.0 init finished in 128 usecs
PCI: 00:1f.0 init ...
pch: lpc_init
IOAPIC: Initializing IOAPIC at 0xfec00000
IOAPIC: Bootstrap Processor Local APIC = 0x00
IOAPIC: ID = 0x01
IOAPIC: Dumping registers
reg 0x0000: 0x01000000
reg 0x0001: 0x00170020
reg 0x0002: 0x00170020
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
Set power off after power failure.
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
NMI sources enabled.
Mobile 5 PM init
rtc_failed = 0x0
RTC Init
Enabling BIOS updates outside of SMM... Disabling ACPI via APMC:
done.
PCI: 00:1f.0 init finished in 3421 usecs
PCI: 00:1f.2 init ...
SATA: Initializing...
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
SATA: Controller in AHCI mode.
ABAR: cfd26000
PCI: 00:1f.2 init finished in 1243 usecs
PCI: 00:1f.3 init ...
PCI: 00:1f.3 init finished in 88 usecs
PCI: 00:1f.6 init ...
Thermal init start.
Thermal init done.
PCI: 00:1f.6 init finished in 232 usecs
PCI: 05:00.0 init ...
PCI: 05:00.0 init finished in 83 usecs
PNP: 164e.3 init ...
PNP: 164e.3 init finished in 79 usecs
smbus: PCI: 00:1f.3[0]->I2C: 01:54 init ...
I2C: 01:54 init finished in 162 usecs
smbus: PCI: 00:1f.3[0]->I2C: 01:55 init ...
I2C: 01:55 init finished in 162 usecs
smbus: PCI: 00:1f.3[0]->I2C: 01:56 init ...
I2C: 01:56 init finished in 162 usecs
smbus: PCI: 00:1f.3[0]->I2C: 01:57 init ...
I2C: 01:57 init finished in 162 usecs
smbus: PCI: 00:1f.3[0]->I2C: 01:5c init ...
Locking EEPROM RFID
init EEPROM done
I2C: 01:5c init finished in 24563 usecs
smbus: PCI: 00:1f.3[0]->I2C: 01:5d init ...
I2C: 01:5d init finished in 162 usecs
smbus: PCI: 00:1f.3[0]->I2C: 01:5e init ...
I2C: 01:5e init finished in 162 usecs
smbus: PCI: 00:1f.3[0]->I2C: 01:5f init ...
I2C: 01:5f init finished in 162 usecs
Devices initialized
Show all devs... After init.
Root Device: enabled 1
PNP: 00ff.1: enabled 1
PNP: 00ff.2: enabled 1
CPU_CLUSTER: 0: enabled 1
APIC: 00: enabled 1
DOMAIN: 0000: enabled 1
PCI: 00:00.0: enabled 1
PCI: 00:02.0: enabled 1
PCI: 00:16.2: enabled 0
PCI: 00:19.0: enabled 1
PCI: 00:1a.0: enabled 1
PCI: 00:1b.0: enabled 1
PCI: 00:1c.0: enabled 1
PCI: 00:1c.1: enabled 1
PCI: 00:1c.3: enabled 1
PCI: 00:1c.4: enabled 1
PCI: 00:1d.0: enabled 1
PCI: 00:1f.0: enabled 1
PNP: 164e.3: enabled 1
PNP: 164e.2: enabled 0
PNP: 164e.7: enabled 0
PNP: 164e.19: enabled 0
PNP: 0c31.0: enabled 1
PCI: 00:1f.2: enabled 1
PCI: 00:1f.3: enabled 1
I2C: 01:54: enabled 1
I2C: 01:55: enabled 1
I2C: 01:56: enabled 1
I2C: 01:57: enabled 1
I2C: 01:5c: enabled 1
I2C: 01:5d: enabled 1
I2C: 01:5e: enabled 1
I2C: 01:5f: enabled 1
PCI: 00:01.0: enabled 1
PCI: 00:16.0: enabled 1
PCI: 00:1e.0: enabled 1
PCI: 00:1f.6: enabled 1
PCI: 05:00.0: enabled 1
APIC: 01: enabled 1
APIC: 04: enabled 1
APIC: 05: enabled 1
BS: BS_DEV_INIT times (us): entry 4 run 237236 exit 0
Finalize devices...
Devices finalized
BS: BS_POST_DEVICE times (us): entry 0 run 147 exit 0
BS: BS_OS_RESUME_CHECK times (us): entry 0 run 2 exit 0
Updating MRC cache data.
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'mrc.cache'
CBFS: Found @ offset 1fec0 size 10000
find_current_mrc_cache_local: picked entry 0 from cache block
SF: Detected MX25L6405D with sector size 0x1000, total 0x800000
find_next_mrc_cache: picked next entry from cache block at ffdb1000
Finally: write MRC cache update to flash at ffdb1000
Successfully wrote MRC cache
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'fallback/dsdt.aml'
CBFS: Found @ offset 15b80 size 391b
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'fallback/slic'
CBFS: 'fallback/slic' not found.
ACPI: Writing ACPI tables at 776b0000.
ACPI: * FACS
ACPI: * DSDT
ACPI: * IGD OpRegion
GET_VBIOS: aa55 8086 0 0 3
... VBIOS found at 000c0000
ACPI: * FADT
ACPI: added table 1/32, length now 40
ACPI: * SSDT
Digitizer state forced as absent
Found 1 CPU(s) with 4 core(s) each.
PSS: 2401MHz power 25000 control 0x16 status 0x16
PSS: 2400MHz power 25000 control 0x12 status 0x12
PSS: 2266MHz power 23316 control 0x11 status 0x11
PSS: 2133MHz power 21689 control 0x10 status 0x10
PSS: 2000MHz power 20116 control 0xf status 0xf
PSS: 1866MHz power 18531 control 0xe status 0xe
PSS: 1733MHz power 17021 control 0xd status 0xd
PSS: 1600MHz power 15517 control 0xc status 0xc
PSS: 1466MHz power 14068 control 0xb status 0xb
PSS: 1333MHz power 12640 control 0xa status 0xa
PSS: 1200MHz power 11250 control 0x9 status 0x9
PSS: 2401MHz power 25000 control 0x16 status 0x16
PSS: 2400MHz power 25000 control 0x12 status 0x12
PSS: 2266MHz power 23316 control 0x11 status 0x11
PSS: 2133MHz power 21689 control 0x10 status 0x10
PSS: 2000MHz power 20116 control 0xf status 0xf
PSS: 1866MHz power 18531 control 0xe status 0xe
PSS: 1733MHz power 17021 control 0xd status 0xd
PSS: 1600MHz power 15517 control 0xc status 0xc
PSS: 1466MHz power 14068 control 0xb status 0xb
PSS: 1333MHz power 12640 control 0xa status 0xa
PSS: 1200MHz power 11250 control 0x9 status 0x9
PSS: 2401MHz power 25000 control 0x16 status 0x16
PSS: 2400MHz power 25000 control 0x12 status 0x12
PSS: 2266MHz power 23316 control 0x11 status 0x11
PSS: 2133MHz power 21689 control 0x10 status 0x10
PSS: 2000MHz power 20116 control 0xf status 0xf
PSS: 1866MHz power 18531 control 0xe status 0xe
PSS: 1733MHz power 17021 control 0xd status 0xd
PSS: 1600MHz power 15517 control 0xc status 0xc
PSS: 1466MHz power 14068 control 0xb status 0xb
PSS: 1333MHz power 12640 control 0xa status 0xa
PSS: 1200MHz power 11250 control 0x9 status 0x9
PSS: 2401MHz power 25000 control 0x16 status 0x16
PSS: 2400MHz power 25000 control 0x12 status 0x12
PSS: 2266MHz power 23316 control 0x11 status 0x11
PSS: 2133MHz power 21689 control 0x10 status 0x10
PSS: 2000MHz power 20116 control 0xf status 0xf
PSS: 1866MHz power 18531 control 0xe status 0xe
PSS: 1733MHz power 17021 control 0xd status 0xd
PSS: 1600MHz power 15517 control 0xc status 0xc
PSS: 1466MHz power 14068 control 0xb status 0xb
PSS: 1333MHz power 12640 control 0xa status 0xa
PSS: 1200MHz power 11250 control 0x9 status 0x9
ACPI: added table 2/32, length now 44
ACPI: * MCFG
ACPI: added table 3/32, length now 48
ACPI: * TCPA
TCPA log created at 7769d000
ACPI: added table 4/32, length now 52
ACPI: * MADT
ACPI: added table 5/32, length now 56
current = 776b4e00
ACPI: * HPET
ACPI: added table 6/32, length now 60
ACPI: done.
ACPI tables: 20032 bytes.
smbios_write_tables: 7769c000
recv_ec_data: 0x36
recv_ec_data: 0x51
recv_ec_data: 0x48
recv_ec_data: 0x54
recv_ec_data: 0x33
recv_ec_data: 0x34
recv_ec_data: 0x57
recv_ec_data: 0x57
recv_ec_data: 0x12
recv_ec_data: 0x03
Root Device (LENOVO ThinkPad X201)
PNP: 00ff.1 (Lenovo Power Management Hardware Hub 7)
PNP: 00ff.2 (Lenovo H8 EC)
CPU_CLUSTER: 0 (Intel i7 (Nehalem) integrated Northbridge)
APIC: 00 (Intel Nehalem CPU)
DOMAIN: 0000 (Intel i7 (Nehalem) integrated Northbridge)
PCI: 00:00.0 (Intel i7 (Nehalem) integrated Northbridge)
PCI: 00:02.0 (Intel i7 (Nehalem) integrated Northbridge)
PCI: 00:16.2 (unknown)
PCI: 00:19.0 (unknown)
PCI: 00:1a.0 (unknown)
PCI: 00:1b.0 (unknown)
PCI: 00:1c.0 (unknown)
PCI: 00:1c.1 (unknown)
PCI: 00:1c.3 (unknown)
PCI: 00:1c.4 (unknown)
PCI: 00:1d.0 (unknown)
PCI: 00:1f.0 (unknown)
PNP: 164e.3 (NSC PC87382 Docking LPC Switch)
PNP: 164e.2 (NSC PC87382 Docking LPC Switch)
PNP: 164e.7 (NSC PC87382 Docking LPC Switch)
PNP: 164e.19 (NSC PC87382 Docking LPC Switch)
PNP: 0c31.0 (LPC TPM)
PCI: 00:1f.2 (unknown)
PCI: 00:1f.3 (unknown)
I2C: 01:54 (AT24RF08C)
I2C: 01:55 (AT24RF08C)
I2C: 01:56 (AT24RF08C)
I2C: 01:57 (AT24RF08C)
I2C: 01:5c (AT24RF08C)
I2C: 01:5d (AT24RF08C)
I2C: 01:5e (AT24RF08C)
I2C: 01:5f (AT24RF08C)
PCI: 00:01.0 (unknown)
PCI: 00:16.0 (unknown)
PCI: 00:1e.0 (unknown)
PCI: 00:1f.6 (unknown)
PCI: 05:00.0 (unknown)
APIC: 01 (unknown)
APIC: 04 (unknown)
APIC: 05 (unknown)
SMBIOS tables: 426 bytes.
Writing table forward entry at 0x00000500
Wrote coreboot table at: 00000500, 0x10 bytes, checksum 4871
Writing coreboot table at 0x776d4000
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
0. 0000000000000000-0000000000000fff: CONFIGURATION TABLES
1. 0000000000001000-000000000009ffff: RAM
2. 00000000000a0000-00000000000fffff: RESERVED
3. 0000000000100000-000000007769bfff: RAM
4. 000000007769c000-00000000777fffff: CONFIGURATION TABLES
5. 0000000077800000-0000000077ffffff: RESERVED
6. 0000000079c00000-000000007bffffff: RESERVED
7. 00000000d0000000-00000000efffffff: RESERVED
8. 00000000fed00000-00000000fedfffff: RESERVED
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'cmos_layout.bin'
CBFS: Found @ offset 15480 size 698
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
FMAP: Found "FLASH" version 1.1 at 590000.
FMAP: base = ff800000 size = 800000 #areas = 3
Wrote coreboot table at: 776d4000, 0x9e8 bytes, checksum c264
coreboot table: 2560 bytes.
IMD ROOT 0. 777ff000 00001000
IMD SMALL 1. 777fe000 00001000
CONSOLE 2. 777de000 00020000
TIME STAMP 3. 777dd000 00000400
MRC DATA 4. 777dc000 000005d0
ACPI RESUME 5. 776dc000 00100000
COREBOOT 6. 776d4000 00008000
ACPI 7. 776b0000 00024000
ACPI GNVS 8. 776af000 00001000
4f444749 9. 776ad000 00002000
TCPA LOG 10. 7769d000 00010000
SMBIOS 11. 7769c000 00000800
IMD small region:
IMD ROOT 0. 777fec00 00000400
CAR GLOBALS 1. 777feac0 00000140
ROMSTAGE 2. 777feaa0 00000004
GDT 3. 777fe8a0 00000200
BS: BS_WRITE_TABLES times (us): entry 10727 run 48716 exit 0
CBFS: 'Master Header Locator' located CBFS at [590100:7fffc0)
CBFS: Locating 'fallback/payload'
CBFS: Found @ offset 77cc0 size 8e975
Loading segment from ROM address 0xffe07df8
code (compression=1)
New segment dstaddr 0x8200 memsize 0x17844 srcaddr 0xffe07e4c filesize 0x83dc
Loading segment from ROM address 0xffe07e14
code (compression=1)
New segment dstaddr 0x100000 memsize 0x25fb10 srcaddr 0xffe10228 filesize 0x86545
Loading segment from ROM address 0xffe07e30
Entry Point 0x00008200
Bounce Buffer at 77401000, 2729376 bytes
Loading Segment: addr: 0x0000000000008200 memsz: 0x0000000000017844 filesz: 0x00000000000083dc
lb: [0x0000000000100000, 0x000000000013aa90)
Post relocation: addr: 0x0000000000008200 memsz: 0x0000000000017844 filesz: 0x00000000000083dc
using LZMA
[ 0x00008200, 0001800b, 0x0001fa44) <- ffe07e4c
Clearing Segment: addr: 0x000000000001800b memsz: 0x0000000000007a39
dest 00008200, end 0001fa44, bouncebuffer 77401000
Loading Segment: addr: 0x0000000000100000 memsz: 0x000000000025fb10 filesz: 0x0000000000086545
lb: [0x0000000000100000, 0x000000000013aa90)
segment: [0x0000000000100000, 0x0000000000186545, 0x000000000035fb10)
bounce: [0x0000000077401000, 0x0000000077487545, 0x0000000077660b10)
Post relocation: addr: 0x0000000077401000 memsz: 0x000000000025fb10 filesz: 0x0000000000086545
using LZMA
[ 0x77401000, 77660b10, 0x77660b10) <- ffe10228
dest 77401000, end 77660b10, bouncebuffer 77401000
move suffix around: from 7743ba90, to 13aa90, amount: 225080
Loaded segments
BS: BS_PAYLOAD_LOAD times (us): entry 0 run 179647 exit 0
PCH watchdog disabled
Jumping to boot code at 00008200(776d4000)
CPU0: stack: 00131000 - 00132000, lowest used address 00131a64, stack used: 1436 bytes
entry = 0x00008200
lb_start = 0x00100000
lb_size = 0x0003aa90
buffer = 0x77401000