| |
| |
| coreboot-4.4-1739-ga90c785 Sat Oct 1 20:30:55 UTC 2016 ramstage starting... |
| BS: BS_PRE_DEVICE times (us): entry 0 run 1 exit 0 |
| BS: BS_DEV_INIT_CHIPS times (us): entry 0 run 7 exit 0 |
| Enumerating buses... |
| Show all devs... Before device enumeration. |
| Root Device: enabled 1 |
| CPU_CLUSTER: 0: enabled 1 |
| APIC: 10: enabled 1 |
| DOMAIN: 0000: enabled 1 |
| PCI: 00:00.0: enabled 1 |
| PCI: 00:00.2: enabled 1 |
| PCI: 00:01.0: enabled 1 |
| PCI: 00:01.1: enabled 1 |
| PCI: 00:02.0: enabled 0 |
| PCI: 00:03.0: enabled 0 |
| PCI: 00:04.0: enabled 1 |
| PCI: 00:05.0: enabled 1 |
| PCI: 00:06.0: enabled 0 |
| PCI: 00:07.0: enabled 0 |
| PCI: 00:08.0: enabled 0 |
| PCI: 00:09.0: enabled 0 |
| PCI: 00:10.0: enabled 0 |
| PCI: 00:11.0: enabled 1 |
| PCI: 00:12.0: enabled 1 |
| PCI: 00:12.2: enabled 1 |
| PCI: 00:13.0: enabled 1 |
| PCI: 00:13.2: enabled 1 |
| PCI: 00:14.0: enabled 1 |
| I2C: 00:50: enabled 1 |
| I2C: 00:51: enabled 1 |
| PCI: 00:14.2: enabled 1 |
| PCI: 00:14.3: enabled 1 |
| PNP: 00ff.1: enabled 1 |
| PCI: 00:14.4: enabled 1 |
| PCI: 00:14.5: enabled 0 |
| PCI: 00:14.6: enabled 0 |
| PCI: 00:14.7: enabled 0 |
| PCI: 00:15.0: enabled 0 |
| PCI: 00:15.1: enabled 0 |
| PCI: 00:15.2: enabled 0 |
| PCI: 00:15.3: enabled 0 |
| PCI: 00:18.0: enabled 1 |
| PCI: 00:18.1: enabled 1 |
| PCI: 00:18.2: enabled 1 |
| PCI: 00:18.3: enabled 1 |
| PCI: 00:18.4: enabled 1 |
| PCI: 00:18.5: enabled 1 |
| Compare with tree... |
| Root Device: enabled 1 |
| CPU_CLUSTER: 0: enabled 1 |
| APIC: 10: enabled 1 |
| DOMAIN: 0000: enabled 1 |
| PCI: 00:00.0: enabled 1 |
| PCI: 00:00.2: enabled 1 |
| PCI: 00:01.0: enabled 1 |
| PCI: 00:01.1: enabled 1 |
| PCI: 00:02.0: enabled 0 |
| PCI: 00:03.0: enabled 0 |
| PCI: 00:04.0: enabled 1 |
| PCI: 00:05.0: enabled 1 |
| PCI: 00:06.0: enabled 0 |
| PCI: 00:07.0: enabled 0 |
| PCI: 00:08.0: enabled 0 |
| PCI: 00:09.0: enabled 0 |
| PCI: 00:10.0: enabled 0 |
| PCI: 00:11.0: enabled 1 |
| PCI: 00:12.0: enabled 1 |
| PCI: 00:12.2: enabled 1 |
| PCI: 00:13.0: enabled 1 |
| PCI: 00:13.2: enabled 1 |
| PCI: 00:14.0: enabled 1 |
| I2C: 00:50: enabled 1 |
| I2C: 00:51: enabled 1 |
| PCI: 00:14.2: enabled 1 |
| PCI: 00:14.3: enabled 1 |
| PNP: 00ff.1: enabled 1 |
| PCI: 00:14.4: enabled 1 |
| PCI: 00:14.5: enabled 0 |
| PCI: 00:14.6: enabled 0 |
| PCI: 00:14.7: enabled 0 |
| PCI: 00:15.0: enabled 0 |
| PCI: 00:15.1: enabled 0 |
| PCI: 00:15.2: enabled 0 |
| PCI: 00:15.3: enabled 0 |
| PCI: 00:18.0: enabled 1 |
| PCI: 00:18.1: enabled 1 |
| PCI: 00:18.2: enabled 1 |
| PCI: 00:18.3: enabled 1 |
| PCI: 00:18.4: enabled 1 |
| PCI: 00:18.5: enabled 1 |
| Mainboard LENOVO G505S Enable. |
| Root Device scanning... |
| root_dev_scan_bus for Root Device |
| setup_bsp_ramtop, TOP MEM: msr.lo = 0xe0000000, msr.hi = 0x00000000 |
| setup_bsp_ramtop, TOP MEM2: msr.lo = 0x1f000000, msr.hi = 0x00000004 |
| setup_uma_memory: uma size 0x20000000, memory start 0xc0000000 |
| CPU_CLUSTER: 0 enabled |
| DOMAIN: 0000 enabled |
| CPU_CLUSTER: 0 scanning... |
| PCI: 00:18.5 family15h, core_max=0x10, core_nums=0xf, siblings=0x3 |
| lpaicid_start=0x10 node 0x0 core 0x0 apicid=0x10 |
| CPU: APIC: 10 enabled |
| lpaicid_start=0x10 node 0x0 core 0x1 apicid=0x11 |
| CPU: APIC: 11 enabled |
| lpaicid_start=0x10 node 0x0 core 0x2 apicid=0x12 |
| CPU: APIC: 12 enabled |
| lpaicid_start=0x10 node 0x0 core 0x3 apicid=0x13 |
| CPU: APIC: 13 enabled |
| scan_bus: scanning of bus CPU_CLUSTER: 0 took 6 usecs |
| DOMAIN: 0000 scanning... |
| PCI: pci_scan_bus for bus 00 |
| PCI: 00:00.0 [1022/1410] enabled |
| PCI: 00:00.2 [1022/1419] ops |
| PCI: 00:00.2 [1022/1419] enabled |
| PCI: 00:01.0 [1002/990b] enabled |
| PCI: 00:01.1 [1002/9902] enabled |
| Capability: type 0x01 @ 0x50 |
| Capability: type 0x10 @ 0x58 |
| Capability: type 0x05 @ 0xa0 |
| Capability: type 0x0d @ 0xb0 |
| Capability: type 0x08 @ 0xb8 |
| Capability: type 0x01 @ 0x50 |
| Capability: type 0x10 @ 0x58 |
| PCI: 00:02.0 subordinate bus PCI Express |
| PCI: 00:02.0 [1022/1412] disabled |
| Capability: type 0x01 @ 0x50 |
| Capability: type 0x10 @ 0x58 |
| Capability: type 0x05 @ 0xa0 |
| Capability: type 0x0d @ 0xb0 |
| Capability: type 0x08 @ 0xb8 |
| Capability: type 0x01 @ 0x50 |
| Capability: type 0x10 @ 0x58 |
| PCI: 00:04.0 subordinate bus PCI Express |
| PCI: 00:04.0 [1022/1414] enabled |
| PCI: Static device PCI: 00:05.0 not found, disabling it. |
| hudson_enable() |
| hudson_enable() |
| PCI: 00:11.0 [1022/7801] ops |
| PCI: 00:11.0 [1022/7801] enabled |
| hudson_enable() |
| PCI: 00:12.0 [1022/7807] ops |
| PCI: 00:12.0 [1022/7807] enabled |
| hudson_enable() |
| PCI: 00:12.2 [1022/7808] ops |
| PCI: 00:12.2 [1022/7808] enabled |
| hudson_enable() |
| PCI: 00:13.0 [1022/7807] ops |
| PCI: 00:13.0 [1022/7807] enabled |
| hudson_enable() |
| PCI: 00:13.2 [1022/7808] ops |
| PCI: 00:13.2 [1022/7808] enabled |
| hudson_enable() |
| PCI: 00:14.0 [1022/780b] bus ops |
| PCI: 00:14.0 [1022/780b] enabled |
| hudson_enable() |
| PCI: 00:14.2 [1022/780d] ops |
| PCI: 00:14.2 [1022/780d] enabled |
| hudson_enable() |
| PCI: 00:14.3 [1022/780e] bus ops |
| PCI: 00:14.3 [1022/780e] enabled |
| hudson_enable() |
| PCI: 00:14.4 [1022/780f] bus ops |
| PCI: 00:14.4 [1022/780f] enabled |
| hudson_enable() |
| hudson_enable() |
| hudson_enable() |
| hudson_enable() |
| hudson_enable() |
| hudson_enable() |
| hudson_enable() |
| PCI: 00:16.0 [1022/7807] ops |
| PCI: 00:16.0 [1022/7807] enabled |
| PCI: 00:16.2 [1022/7808] ops |
| PCI: 00:16.2 [1022/7808] enabled |
| PCI: 00:18.0 [1022/1400] ops |
| PCI: 00:18.0 [1022/1400] enabled |
| PCI: 00:18.1 [1022/1401] enabled |
| PCI: 00:18.2 [1022/1402] enabled |
| PCI: 00:18.3 [1022/1403] enabled |
| PCI: 00:18.4 [1022/1404] enabled |
| PCI: 00:18.5 [1022/1405] enabled |
| PCI: 00:04.0 scanning... |
| do_pci_scan_bridge for PCI: 00:04.0 |
| PCI: pci_scan_bus for bus 01 |
| PCI: 01:00.0 [1969/10a0] enabled |
| Capability: type 0x01 @ 0x40 |
| Capability: type 0x10 @ 0x58 |
| Capability: type 0x01 @ 0x50 |
| Capability: type 0x10 @ 0x58 |
| scan_bus: scanning of bus PCI: 00:04.0 took 45 usecs |
| PCI: 00:14.0 scanning... |
| scan_smbus for PCI: 00:14.0 |
| smbus: PCI: 00:14.0[0]->I2C: 01:50 enabled |
| smbus: PCI: 00:14.0[0]->I2C: 01:51 enabled |
| scan_smbus for PCI: 00:14.0 done |
| scan_bus: scanning of bus PCI: 00:14.0 took 3 usecs |
| PCI: 00:14.3 scanning... |
| scan_lpc_bus for PCI: 00:14.3 |
| PNP: 00ff.1 enabled |
| PNP: 00ff.0 enabled |
| scan_lpc_bus for PCI: 00:14.3 done |
| scan_bus: scanning of bus PCI: 00:14.3 took 7 usecs |
| PCI: 00:14.4 scanning... |
| do_pci_scan_bridge for PCI: 00:14.4 |
| PCI: pci_scan_bus for bus 02 |
| scan_bus: scanning of bus PCI: 00:14.4 took 43 usecs |
| scan_bus: scanning of bus DOMAIN: 0000 took 340 usecs |
| root_dev_scan_bus for Root Device done |
| scan_bus: scanning of bus Root Device took 366 usecs |
| done |
| BS: BS_DEV_ENUMERATE times (us): entry 0 run 5464 exit 0 |
| found VGA at PCI: 00:01.0 |
| Setting up VGA for PCI: 00:01.0 |
| Setting PCI_BRIDGE_CTL_VGA for bridge DOMAIN: 0000 |
| Setting PCI_BRIDGE_CTL_VGA for bridge Root Device |
| Allocating resources... |
| Reading resources... |
| Root Device read_resources bus 0 link: 0 |
| CPU_CLUSTER: 0 read_resources bus 0 link: 0 |
| CPU_CLUSTER: 0 read_resources bus 0 link: 0 done |
| fx_devs=0x1 |
| DOMAIN: 0000 read_resources bus 0 link: 0 |
| PCI: 00:04.0 read_resources bus 1 link: 0 |
| PCI: 00:04.0 read_resources bus 1 link: 0 done |
| PCI: 00:14.0 read_resources bus 1 link: 0 |
| I2C: 01:50 missing read_resources |
| I2C: 01:51 missing read_resources |
| PCI: 00:14.0 read_resources bus 1 link: 0 done |
| PCI: 00:14.3 read_resources bus 0 link: 0 |
| PNP: 00ff.1 missing read_resources |
| PCI: 00:14.3 read_resources bus 0 link: 0 done |
| PCI: 00:14.4 read_resources bus 2 link: 0 |
| PCI: 00:14.4 read_resources bus 2 link: 0 done |
| PCI: 00:18.0 read_resources bus 0 link: 0 |
| PCI: 00:18.0 read_resources bus 0 link: 0 done |
| PCI: 00:18.0 read_resources bus 0 link: 1 |
| PCI: 00:18.0 read_resources bus 0 link: 1 done |
| PCI: 00:18.0 read_resources bus 0 link: 2 |
| PCI: 00:18.0 read_resources bus 0 link: 2 done |
| PCI: 00:18.0 read_resources bus 0 link: 3 |
| PCI: 00:18.0 read_resources bus 0 link: 3 done |
| DOMAIN: 0000 read_resources bus 0 link: 0 done |
| Root Device read_resources bus 0 link: 0 done |
| Done reading resources. |
| Show resources in subtree (Root Device)...After reading. |
| Root Device child on link 0 CPU_CLUSTER: 0 |
| CPU_CLUSTER: 0 child on link 0 APIC: 10 |
| APIC: 10 |
| APIC: 11 |
| APIC: 12 |
| APIC: 13 |
| DOMAIN: 0000 child on link 0 PCI: 00:00.0 |
| DOMAIN: 0000 resource base 0 size 0 align 0 gran 0 limit ffff flags 40040100 index 10000000 |
| DOMAIN: 0000 resource base 0 size 0 align 0 gran 0 limit ffffffff flags 40040200 index 10000100 |
| PCI: 00:00.0 |
| PCI: 00:00.2 |
| PCI: 00:00.2 resource base 0 size 80000 align 19 gran 19 limit ffffffff flags 200 index 44 |
| PCI: 00:01.0 |
| PCI: 00:01.0 resource base 0 size 10000000 align 28 gran 28 limit ffffffff flags 1200 index 10 |
| PCI: 00:01.0 resource base 0 size 100 align 8 gran 8 limit ffff flags 100 index 14 |
| PCI: 00:01.0 resource base 0 size 40000 align 18 gran 18 limit ffffffff flags 200 index 18 |
| PCI: 00:01.1 |
| PCI: 00:01.1 resource base 0 size 4000 align 14 gran 14 limit ffffffff flags 200 index 10 |
| PCI: 00:02.0 |
| PCI: 00:03.0 |
| PCI: 00:04.0 child on link 0 PCI: 01:00.0 |
| PCI: 00:04.0 resource base 0 size 0 align 12 gran 12 limit ffffffff flags 80102 index 1c |
| PCI: 00:04.0 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24 |
| PCI: 00:04.0 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20 |
| PCI: 01:00.0 |
| PCI: 01:00.0 resource base 0 size 40000 align 18 gran 18 limit ffffffffffffffff flags 201 index 10 |
| PCI: 01:00.0 resource base 0 size 80 align 7 gran 7 limit ffff flags 100 index 18 |
| PCI: 00:05.0 |
| PCI: 00:06.0 |
| PCI: 00:07.0 |
| PCI: 00:08.0 |
| PCI: 00:09.0 |
| PCI: 00:10.0 |
| PCI: 00:11.0 |
| PCI: 00:11.0 resource base 0 size 8 align 3 gran 3 limit ffff flags 100 index 10 |
| PCI: 00:11.0 resource base 0 size 4 align 2 gran 2 limit ffff flags 100 index 14 |
| PCI: 00:11.0 resource base 0 size 8 align 3 gran 3 limit ffff flags 100 index 18 |
| PCI: 00:11.0 resource base 0 size 4 align 2 gran 2 limit ffff flags 100 index 1c |
| PCI: 00:11.0 resource base 0 size 10 align 4 gran 4 limit ffff flags 100 index 20 |
| PCI: 00:11.0 resource base 0 size 800 align 12 gran 11 limit ffffffff flags 200 index 24 |
| PCI: 00:12.0 |
| PCI: 00:12.0 resource base 0 size 1000 align 12 gran 12 limit ffffffff flags 200 index 10 |
| PCI: 00:12.2 |
| PCI: 00:12.2 resource base 0 size 100 align 12 gran 8 limit ffffffff flags 200 index 10 |
| PCI: 00:13.0 |
| PCI: 00:13.0 resource base 0 size 1000 align 12 gran 12 limit ffffffff flags 200 index 10 |
| PCI: 00:13.2 |
| PCI: 00:13.2 resource base 0 size 100 align 12 gran 8 limit ffffffff flags 200 index 10 |
| PCI: 00:14.0 child on link 0 I2C: 01:50 |
| I2C: 01:50 |
| I2C: 01:51 |
| PCI: 00:14.2 |
| PCI: 00:14.2 resource base 0 size 4000 align 14 gran 14 limit ffffffffffffffff flags 201 index 10 |
| PCI: 00:14.3 child on link 0 PNP: 00ff.1 |
| PCI: 00:14.3 resource base 0 size 1000 align 0 gran 0 limit 0 flags c0040100 index 10000000 |
| PCI: 00:14.3 resource base ff800000 size 800000 align 0 gran 0 limit 0 flags c0040200 index 10000100 |
| PCI: 00:14.3 resource base fec10000 size 400 align 0 gran 0 limit 0 flags e0040200 index 2 |
| PCI: 00:14.3 resource base fec00000 size 1000 align 0 gran 0 limit 0 flags c0000200 index 3 |
| PNP: 00ff.1 |
| PNP: 00ff.0 |
| PCI: 00:14.4 |
| PCI: 00:14.4 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c |
| PCI: 00:14.4 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 81202 index 24 |
| PCI: 00:14.4 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20 |
| PCI: 00:14.5 |
| PCI: 00:14.6 |
| PCI: 00:14.7 |
| PCI: 00:15.0 |
| PCI: 00:15.1 |
| PCI: 00:15.2 |
| PCI: 00:15.3 |
| PCI: 00:16.0 |
| PCI: 00:16.0 resource base 0 size 1000 align 12 gran 12 limit ffffffff flags 200 index 10 |
| PCI: 00:16.2 |
| PCI: 00:16.2 resource base 0 size 100 align 12 gran 8 limit ffffffff flags 200 index 10 |
| PCI: 00:18.0 |
| PCI: 00:18.0 resource base f8000000 size 4000000 align 0 gran 0 limit 0 flags f0000200 index c0010058 |
| PCI: 00:18.1 |
| PCI: 00:18.2 |
| PCI: 00:18.3 |
| PCI: 00:18.4 |
| PCI: 00:18.5 |
| DOMAIN: 0000 io: base: 0 size: 0 align: 0 gran: 0 limit: ffff |
| PCI: 00:04.0 io: base: 0 size: 0 align: 12 gran: 12 limit: ffffffff |
| PCI: 01:00.0 18 * [0x0 - 0x7f] io |
| PCI: 00:04.0 io: base: 80 size: 1000 align: 12 gran: 12 limit: ffff done |
| PCI: 00:14.4 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff |
| PCI: 00:14.4 io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done |
| PCI: 00:04.0 1c * [0x0 - 0xfff] io |
| PCI: 00:01.0 14 * [0x1000 - 0x10ff] io |
| PCI: 00:11.0 20 * [0x1400 - 0x140f] io |
| PCI: 00:11.0 10 * [0x1410 - 0x1417] io |
| PCI: 00:11.0 18 * [0x1418 - 0x141f] io |
| PCI: 00:11.0 14 * [0x1420 - 0x1423] io |
| PCI: 00:11.0 1c * [0x1424 - 0x1427] io |
| DOMAIN: 0000 io: base: 1428 size: 1428 align: 12 gran: 0 limit: ffff done |
| DOMAIN: 0000 mem: base: 0 size: 0 align: 0 gran: 0 limit: ffffffff |
| PCI: 00:04.0 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff |
| PCI: 00:04.0 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done |
| PCI: 00:04.0 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff |
| PCI: 01:00.0 10 * [0x0 - 0x3ffff] mem |
| PCI: 00:04.0 mem: base: 40000 size: 100000 align: 20 gran: 20 limit: ffffffff done |
| PCI: 00:14.4 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff |
| PCI: 00:14.4 prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done |
| PCI: 00:14.4 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff |
| PCI: 00:14.4 mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done |
| PCI: 00:01.0 10 * [0x0 - 0xfffffff] prefmem |
| PCI: 00:04.0 20 * [0x10000000 - 0x100fffff] mem |
| PCI: 00:00.2 44 * [0x10100000 - 0x1017ffff] mem |
| PCI: 00:01.0 18 * [0x10180000 - 0x101bffff] mem |
| PCI: 00:01.1 10 * [0x101c0000 - 0x101c3fff] mem |
| PCI: 00:14.2 10 * [0x101c4000 - 0x101c7fff] mem |
| PCI: 00:12.0 10 * [0x101c8000 - 0x101c8fff] mem |
| PCI: 00:13.0 10 * [0x101c9000 - 0x101c9fff] mem |
| PCI: 00:16.0 10 * [0x101ca000 - 0x101cafff] mem |
| PCI: 00:11.0 24 * [0x101cb000 - 0x101cb7ff] mem |
| PCI: 00:12.2 10 * [0x101cc000 - 0x101cc0ff] mem |
| PCI: 00:13.2 10 * [0x101cd000 - 0x101cd0ff] mem |
| PCI: 00:16.2 10 * [0x101ce000 - 0x101ce0ff] mem |
| DOMAIN: 0000 mem: base: 101ce100 size: 101ce100 align: 28 gran: 0 limit: ffffffff done |
| avoid_fixed_resources: DOMAIN: 0000 |
| avoid_fixed_resources:@DOMAIN: 0000 10000000 limit 0000ffff |
| avoid_fixed_resources:@DOMAIN: 0000 10000100 limit ffffffff |
| constrain_resources: PCI: 00:14.3 10000000 base 00000000 limit 00000fff io (fixed) |
| constrain_resources: PCI: 00:14.3 10000100 base ff800000 limit ffffffff mem (fixed) |
| constrain_resources: PCI: 00:14.3 02 base fec10000 limit fec103ff mem (fixed) |
| constrain_resources: PCI: 00:14.3 03 base fec00000 limit fec00fff mem (fixed) |
| constrain_resources: PCI: 00:18.0 c0010058 base f8000000 limit fbffffff mem (fixed) |
| avoid_fixed_resources:@DOMAIN: 0000 10000000 base 00001000 limit 0000ffff |
| avoid_fixed_resources:@DOMAIN: 0000 10000100 base e0000000 limit f7ffffff |
| Setting resources... |
| DOMAIN: 0000 io: base:1000 size:1428 align:12 gran:0 limit:ffff |
| PCI: 00:04.0 1c * [0x1000 - 0x1fff] io |
| PCI: 00:01.0 14 * [0x2000 - 0x20ff] io |
| PCI: 00:11.0 20 * [0x2400 - 0x240f] io |
| PCI: 00:11.0 10 * [0x2410 - 0x2417] io |
| PCI: 00:11.0 18 * [0x2418 - 0x241f] io |
| PCI: 00:11.0 14 * [0x2420 - 0x2423] io |
| PCI: 00:11.0 1c * [0x2424 - 0x2427] io |
| DOMAIN: 0000 io: next_base: 2428 size: 1428 align: 12 gran: 0 done |
| PCI: 00:04.0 io: base:1000 size:1000 align:12 gran:12 limit:1fff |
| PCI: 01:00.0 18 * [0x1000 - 0x107f] io |
| PCI: 00:04.0 io: next_base: 1080 size: 1000 align: 12 gran: 12 done |
| PCI: 00:14.4 io: base:ffff size:0 align:12 gran:12 limit:ffff |
| PCI: 00:14.4 io: next_base: ffff size: 0 align: 12 gran: 12 done |
| DOMAIN: 0000 mem: base:e0000000 size:101ce100 align:28 gran:0 limit:f7ffffff |
| PCI: 00:01.0 10 * [0xe0000000 - 0xefffffff] prefmem |
| PCI: 00:04.0 20 * [0xf0000000 - 0xf00fffff] mem |
| PCI: 00:00.2 44 * [0xf0100000 - 0xf017ffff] mem |
| PCI: 00:01.0 18 * [0xf0180000 - 0xf01bffff] mem |
| PCI: 00:01.1 10 * [0xf01c0000 - 0xf01c3fff] mem |
| PCI: 00:14.2 10 * [0xf01c4000 - 0xf01c7fff] mem |
| PCI: 00:12.0 10 * [0xf01c8000 - 0xf01c8fff] mem |
| PCI: 00:13.0 10 * [0xf01c9000 - 0xf01c9fff] mem |
| PCI: 00:16.0 10 * [0xf01ca000 - 0xf01cafff] mem |
| PCI: 00:11.0 24 * [0xf01cb000 - 0xf01cb7ff] mem |
| PCI: 00:12.2 10 * [0xf01cc000 - 0xf01cc0ff] mem |
| PCI: 00:13.2 10 * [0xf01cd000 - 0xf01cd0ff] mem |
| PCI: 00:16.2 10 * [0xf01ce000 - 0xf01ce0ff] mem |
| DOMAIN: 0000 mem: next_base: f01ce100 size: 101ce100 align: 28 gran: 0 done |
| PCI: 00:04.0 prefmem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff |
| PCI: 00:04.0 prefmem: next_base: f7ffffff size: 0 align: 20 gran: 20 done |
| PCI: 00:04.0 mem: base:f0000000 size:100000 align:20 gran:20 limit:f00fffff |
| PCI: 01:00.0 10 * [0xf0000000 - 0xf003ffff] mem |
| PCI: 00:04.0 mem: next_base: f0040000 size: 100000 align: 20 gran: 20 done |
| PCI: 00:14.4 prefmem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff |
| PCI: 00:14.4 prefmem: next_base: f7ffffff size: 0 align: 20 gran: 20 done |
| PCI: 00:14.4 mem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff |
| PCI: 00:14.4 mem: next_base: f7ffffff size: 0 align: 20 gran: 20 done |
| Root Device assign_resources, bus 0 link: 0 |
| node 0: mmio_basek=00380000, basek=00400000, limitk=01060000 |
| DOMAIN: 0000 assign_resources, bus 0 link: 0 |
| PCI: 00:00.2 44 <- [0x00f0100000 - 0x00f017ffff] size 0x00080000 gran 0x13 mem |
| PCI: 00:01.0 10 <- [0x00e0000000 - 0x00efffffff] size 0x10000000 gran 0x1c prefmem |
| PCI: 00:01.0 14 <- [0x0000002000 - 0x00000020ff] size 0x00000100 gran 0x08 io |
| PCI: 00:01.0 18 <- [0x00f0180000 - 0x00f01bffff] size 0x00040000 gran 0x12 mem |
| PCI: 00:01.1 10 <- [0x00f01c0000 - 0x00f01c3fff] size 0x00004000 gran 0x0e mem |
| PCI: 00:04.0 1c <- [0x0000001000 - 0x0000001fff] size 0x00001000 gran 0x0c bus 01 io |
| PCI: 00:04.0 24 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 01 prefmem |
| PCI: 00:04.0 20 <- [0x00f0000000 - 0x00f00fffff] size 0x00100000 gran 0x14 bus 01 mem |
| PCI: 00:04.0 assign_resources, bus 1 link: 0 |
| PCI: 01:00.0 10 <- [0x00f0000000 - 0x00f003ffff] size 0x00040000 gran 0x12 mem64 |
| PCI: 01:00.0 18 <- [0x0000001000 - 0x000000107f] size 0x00000080 gran 0x07 io |
| PCI: 00:04.0 assign_resources, bus 1 link: 0 |
| PCI: 00:11.0 10 <- [0x0000002410 - 0x0000002417] size 0x00000008 gran 0x03 io |
| PCI: 00:11.0 14 <- [0x0000002420 - 0x0000002423] size 0x00000004 gran 0x02 io |
| PCI: 00:11.0 18 <- [0x0000002418 - 0x000000241f] size 0x00000008 gran 0x03 io |
| PCI: 00:11.0 1c <- [0x0000002424 - 0x0000002427] size 0x00000004 gran 0x02 io |
| PCI: 00:11.0 20 <- [0x0000002400 - 0x000000240f] size 0x00000010 gran 0x04 io |
| PCI: 00:11.0 24 <- [0x00f01cb000 - 0x00f01cb7ff] size 0x00000800 gran 0x0b mem |
| PCI: 00:12.0 10 <- [0x00f01c8000 - 0x00f01c8fff] size 0x00001000 gran 0x0c mem |
| PCI: 00:12.2 10 <- [0x00f01cc000 - 0x00f01cc0ff] size 0x00000100 gran 0x08 mem |
| PCI: 00:13.0 10 <- [0x00f01c9000 - 0x00f01c9fff] size 0x00001000 gran 0x0c mem |
| PCI: 00:13.2 10 <- [0x00f01cd000 - 0x00f01cd0ff] size 0x00000100 gran 0x08 mem |
| PCI: 00:14.2 10 <- [0x00f01c4000 - 0x00f01c7fff] size 0x00004000 gran 0x0e mem64 |
| PCI: 00:14.3 assign_resources, bus 0 link: 0 |
| PCI: 00:14.3 assign_resources, bus 0 link: 0 |
| PCI: 00:14.4 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 02 io |
| PCI: 00:14.4 24 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 02 prefmem |
| PCI: 00:14.4 20 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 02 mem |
| PCI: 00:16.0 10 <- [0x00f01ca000 - 0x00f01cafff] size 0x00001000 gran 0x0c mem |
| PCI: 00:16.2 10 <- [0x00f01ce000 - 0x00f01ce0ff] size 0x00000100 gran 0x08 mem |
| PCI: 00:18.0 c0010058 <- [0x00f8000000 - 0x00fbffffff] size 0x04000000 gran 0x00 mem <mmconfig> |
| DOMAIN: 0000 assign_resources, bus 0 link: 0 |
| Root Device assign_resources, bus 0 link: 0 |
| Done setting resources. |
| Show resources in subtree (Root Device)...After assigning values. |
| Root Device child on link 0 CPU_CLUSTER: 0 |
| CPU_CLUSTER: 0 child on link 0 APIC: 10 |
| APIC: 10 |
| APIC: 11 |
| APIC: 12 |
| APIC: 13 |
| DOMAIN: 0000 child on link 0 PCI: 00:00.0 |
| DOMAIN: 0000 resource base 1000 size 1428 align 12 gran 0 limit ffff flags 40040100 index 10000000 |
| DOMAIN: 0000 resource base e0000000 size 101ce100 align 28 gran 0 limit f7ffffff flags 40040200 index 10000100 |
| DOMAIN: 0000 resource base 0 size a0000 align 0 gran 0 limit 0 flags e0004200 index 10 |
| DOMAIN: 0000 resource base c0000 size dff40000 align 0 gran 0 limit 0 flags e0004200 index 20 |
| DOMAIN: 0000 resource base 100000000 size 31f000000 align 0 gran 0 limit 0 flags e0004200 index 30 |
| DOMAIN: 0000 resource base c0000000 size 20000000 align 0 gran 0 limit 0 flags f0000200 index 7 |
| PCI: 00:00.0 |
| PCI: 00:00.2 |
| PCI: 00:00.2 resource base f0100000 size 80000 align 19 gran 19 limit f017ffff flags 60000200 index 44 |
| PCI: 00:01.0 |
| PCI: 00:01.0 resource base e0000000 size 10000000 align 28 gran 28 limit efffffff flags 60001200 index 10 |
| PCI: 00:01.0 resource base 2000 size 100 align 8 gran 8 limit 20ff flags 60000100 index 14 |
| PCI: 00:01.0 resource base f0180000 size 40000 align 18 gran 18 limit f01bffff flags 60000200 index 18 |
| PCI: 00:01.1 |
| PCI: 00:01.1 resource base f01c0000 size 4000 align 14 gran 14 limit f01c3fff flags 60000200 index 10 |
| PCI: 00:02.0 |
| PCI: 00:03.0 |
| PCI: 00:04.0 child on link 0 PCI: 01:00.0 |
| PCI: 00:04.0 resource base 1000 size 1000 align 12 gran 12 limit 1fff flags 60080102 index 1c |
| PCI: 00:04.0 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60081202 index 24 |
| PCI: 00:04.0 resource base f0000000 size 100000 align 20 gran 20 limit f00fffff flags 60080202 index 20 |
| PCI: 01:00.0 |
| PCI: 01:00.0 resource base f0000000 size 40000 align 18 gran 18 limit f003ffff flags 60000201 index 10 |
| PCI: 01:00.0 resource base 1000 size 80 align 7 gran 7 limit 107f flags 60000100 index 18 |
| PCI: 00:05.0 |
| PCI: 00:06.0 |
| PCI: 00:07.0 |
| PCI: 00:08.0 |
| PCI: 00:09.0 |
| PCI: 00:10.0 |
| PCI: 00:11.0 |
| PCI: 00:11.0 resource base 2410 size 8 align 3 gran 3 limit 2417 flags 60000100 index 10 |
| PCI: 00:11.0 resource base 2420 size 4 align 2 gran 2 limit 2423 flags 60000100 index 14 |
| PCI: 00:11.0 resource base 2418 size 8 align 3 gran 3 limit 241f flags 60000100 index 18 |
| PCI: 00:11.0 resource base 2424 size 4 align 2 gran 2 limit 2427 flags 60000100 index 1c |
| PCI: 00:11.0 resource base 2400 size 10 align 4 gran 4 limit 240f flags 60000100 index 20 |
| PCI: 00:11.0 resource base f01cb000 size 800 align 12 gran 11 limit f01cb7ff flags 60000200 index 24 |
| PCI: 00:12.0 |
| PCI: 00:12.0 resource base f01c8000 size 1000 align 12 gran 12 limit f01c8fff flags 60000200 index 10 |
| PCI: 00:12.2 |
| PCI: 00:12.2 resource base f01cc000 size 100 align 12 gran 8 limit f01cc0ff flags 60000200 index 10 |
| PCI: 00:13.0 |
| PCI: 00:13.0 resource base f01c9000 size 1000 align 12 gran 12 limit f01c9fff flags 60000200 index 10 |
| PCI: 00:13.2 |
| PCI: 00:13.2 resource base f01cd000 size 100 align 12 gran 8 limit f01cd0ff flags 60000200 index 10 |
| PCI: 00:14.0 child on link 0 I2C: 01:50 |
| I2C: 01:50 |
| I2C: 01:51 |
| PCI: 00:14.2 |
| PCI: 00:14.2 resource base f01c4000 size 4000 align 14 gran 14 limit f01c7fff flags 60000201 index 10 |
| PCI: 00:14.3 child on link 0 PNP: 00ff.1 |
| PCI: 00:14.3 resource base 0 size 1000 align 0 gran 0 limit 0 flags c0040100 index 10000000 |
| PCI: 00:14.3 resource base ff800000 size 800000 align 0 gran 0 limit 0 flags c0040200 index 10000100 |
| PCI: 00:14.3 resource base fec10000 size 400 align 0 gran 0 limit 0 flags e0040200 index 2 |
| PCI: 00:14.3 resource base fec00000 size 1000 align 0 gran 0 limit 0 flags c0000200 index 3 |
| PNP: 00ff.1 |
| PNP: 00ff.0 |
| PCI: 00:14.4 |
| PCI: 00:14.4 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c |
| PCI: 00:14.4 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60081202 index 24 |
| PCI: 00:14.4 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60080202 index 20 |
| PCI: 00:14.5 |
| PCI: 00:14.6 |
| PCI: 00:14.7 |
| PCI: 00:15.0 |
| PCI: 00:15.1 |
| PCI: 00:15.2 |
| PCI: 00:15.3 |
| PCI: 00:16.0 |
| PCI: 00:16.0 resource base f01ca000 size 1000 align 12 gran 12 limit f01cafff flags 60000200 index 10 |
| PCI: 00:16.2 |
| PCI: 00:16.2 resource base f01ce000 size 100 align 12 gran 8 limit f01ce0ff flags 60000200 index 10 |
| PCI: 00:18.0 |
| PCI: 00:18.0 resource base f8000000 size 4000000 align 0 gran 0 limit 0 flags f0000200 index c0010058 |
| PCI: 00:18.1 |
| PCI: 00:18.2 |
| PCI: 00:18.3 |
| PCI: 00:18.4 |
| PCI: 00:18.5 |
| Done allocating resources. |
| BS: BS_DEV_RESOURCES times (us): entry 0 run 1254 exit 0 |
| Warning: Can't write PCI_INTR 0xC00/0xC01 registers because |
| 'mainboard_picr_data' or 'mainboard_intr_data' tables are NULL |
| Warning: Can't write PCI IRQ assignments because 'mainboard_pirq_data' structure does not exist |
| Enabling resources... |
| agesawrapper_amdinitmid() returned AGESA_SUCCESS |
| ader - leaving domain_enable_resources. |
| PCI: 00:00.0 subsystem <- 1022/1410 |
| PCI: 00:00.0 cmd <- 06 |
| PCI: 00:00.2 subsystem <- 1022/1410 |
| PCI: 00:00.2 cmd <- 06 |
| PCI: 00:01.0 subsystem <- 1022/1410 |
| PCI: 00:01.0 cmd <- 07 |
| PCI: 00:01.1 subsystem <- 1022/1410 |
| PCI: 00:01.1 cmd <- 02 |
| PCI: 00:04.0 bridge ctrl <- 0003 |
| PCI: 00:04.0 cmd <- 07 |
| PCI: 00:11.0 cmd <- 03 |
| PCI: 00:12.0 subsystem <- 1022/1410 |
| PCI: 00:12.0 cmd <- 02 |
| PCI: 00:12.2 subsystem <- 1022/1410 |
| PCI: 00:12.2 cmd <- 02 |
| PCI: 00:13.0 subsystem <- 1022/1410 |
| PCI: 00:13.0 cmd <- 02 |
| PCI: 00:13.2 subsystem <- 1022/1410 |
| PCI: 00:13.2 cmd <- 02 |
| PCI: 00:14.0 subsystem <- 1022/1410 |
| PCI: 00:14.0 cmd <- 403 |
| PCI: 00:14.2 subsystem <- 1022/1410 |
| PCI: 00:14.2 cmd <- 02 |
| PCI: 00:14.3 subsystem <- 1022/1410 |
| PCI: 00:14.3 cmd <- 0f |
| PCI: 00:14.4 bridge ctrl <- 0003 |
| PCI: 00:14.4 cmd <- 00 |
| PCI: 00:16.0 cmd <- 02 |
| PCI: 00:16.2 cmd <- 02 |
| PCI: 00:18.0 cmd <- 00 |
| PCI: 00:18.1 subsystem <- 1022/1410 |
| PCI: 00:18.1 cmd <- 00 |
| PCI: 00:18.2 subsystem <- 1022/1410 |
| PCI: 00:18.2 cmd <- 00 |
| PCI: 00:18.3 subsystem <- 1022/1410 |
| PCI: 00:18.3 cmd <- 00 |
| PCI: 00:18.4 subsystem <- 1022/1410 |
| PCI: 00:18.4 cmd <- 00 |
| PCI: 00:18.5 subsystem <- 1022/1410 |
| PCI: 00:18.5 cmd <- 00 |
| PCI: 01:00.0 cmd <- 03 |
| done. |
| BS: BS_DEV_ENABLE times (us): entry 2 run 5910 exit 0 |
| Initializing devices... |
| Root Device init ... |
| Root Device init finished in 0 usecs |
| CPU_CLUSTER: 0 init ... |
| start_eip=0x00001000, code_size=0x00000031 |
| Initializing CPU #0 |
| CPU: vendor AMD device 610f31 |
| CPU: family 15, model 13, stepping 01 |
| Model 15 Init. |
| CPU ID 0x80000001: 610f31 |
| CPU is Fam 0Fh rev.F or later. We can use TOM2WB for any memory above 4GB |
| MTRR: Physical address space: |
| 0x0000000000000000 - 0x00000000000a0000 size 0x000a0000 type 6 |
| 0x00000000000a0000 - 0x00000000000c0000 size 0x00020000 type 0 |
| 0x00000000000c0000 - 0x00000000c0000000 size 0xbff40000 type 6 |
| 0x00000000c0000000 - 0x00000000e0000000 size 0x20000000 type 0 |
| 0x00000000e0000000 - 0x00000000f0000000 size 0x10000000 type 1 |
| 0x00000000f0000000 - 0x0000000100000000 size 0x10000000 type 0 |
| 0x0000000100000000 - 0x000000041f000000 size 0x31f000000 type 6 |
| MTRR: Fixed MSR 0x250 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x258 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x259 0x0000000000000000 |
| MTRR: Fixed MSR 0x268 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x269 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26a 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26b 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26c 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26d 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26e 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26f 0x1e1e1e1e1e1e1e1e |
| MTRR: default type WB/UC MTRR counts: 3/3. |
| MTRR: UC selected as default type. |
| MTRR: 0 base 0x0000000000000000 mask 0x0000ffff80000000 type 6 |
| MTRR: 1 base 0x0000000080000000 mask 0x0000ffffc0000000 type 6 |
| MTRR: 2 base 0x00000000e0000000 mask 0x0000fffff0000000 type 1 |
| |
| MTRR check |
| Fixed MTRRs : Enabled |
| Variable MTRRs: Enabled |
| |
| Enabling cache |
| Setting up local APIC... apic_id: 0x10 done. |
| siblings = 03, Initializing SMM for CPU 0 |
| CPU #0 initialized |
| CPU1: stack_base 00146000, stack_end 00146ff8 |
| Asserting INIT. |
| Waiting for send to finish... |
| +Deasserting INIT. |
| Waiting for send to finish... |
| +#startup loops: 2. |
| Sending STARTUP #1 to 17. |
| After apic_write. |
| Startup point 1. |
| Waiting for send to finish... |
| +Sending STARTUP #2 to 17. |
| After apic_write. |
| Startup point 1. |
| Waiting for send to finish... |
| +After Startup. |
| Initializing CPU #1 |
| CPU: vendor AMD device 610f31 |
| CPU: family 15, model 13, stepping 01 |
| Model 15 Init. |
| CPU ID 0x80000001: 610f31 |
| CPU is Fam 0Fh rev.F or later. We can use TOM2WB for any memory above 4GB |
| MTRR: Fixed MSR 0x250 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x258 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x259 0x0000000000000000 |
| MTRR: Fixed MSR 0x268 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x269 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26a 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26b 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26c 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26d 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26e 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26f 0x1e1e1e1e1e1e1e1e |
| |
| MTRR check |
| Fixed MTRRs : Enabled |
| Variable MTRRs: Enabled |
| |
| Enabling cache |
| Setting up local APIC... apic_id: 0x11 done. |
| siblings = 03, Initializing SMM for CPU 1 |
| CPU #1 initialized |
| CPU2: stack_base 00145000, stack_end 00145ff8 |
| Asserting INIT. |
| Waiting for send to finish... |
| +Deasserting INIT. |
| Waiting for send to finish... |
| +#startup loops: 2. |
| Sending STARTUP #1 to 18. |
| After apic_write. |
| Startup point 1. |
| Waiting for send to finish... |
| +Sending STARTUP #2 to 18. |
| After apic_write. |
| Startup point 1. |
| Waiting for send to finish... |
| +After Startup. |
| Initializing CPU #2 |
| CPU: vendor AMD device 610f31 |
| CPU: family 15, model 13, stepping 01 |
| Model 15 Init. |
| CPU ID 0x80000001: 610f31 |
| CPU is Fam 0Fh rev.F or later. We can use TOM2WB for any memory above 4GB |
| MTRR: Fixed MSR 0x250 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x258 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x259 0x0000000000000000 |
| MTRR: Fixed MSR 0x268 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x269 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26a 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26b 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26c 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26d 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26e 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26f 0x1e1e1e1e1e1e1e1e |
| |
| MTRR check |
| Fixed MTRRs : Enabled |
| Variable MTRRs: Enabled |
| |
| Enabling cache |
| Setting up local APIC... apic_id: 0x12 done. |
| siblings = 03, Initializing SMM for CPU 2 |
| CPU #2 initialized |
| CPU3: stack_base 00144000, stack_end 00144ff8 |
| Asserting INIT. |
| Waiting for send to finish... |
| +Deasserting INIT. |
| Waiting for send to finish... |
| +#startup loops: 2. |
| Sending STARTUP #1 to 19. |
| After apic_write. |
| Startup point 1. |
| Waiting for send to finish... |
| +Sending STARTUP #2 to 19. |
| After apic_write. |
| Startup point 1. |
| Waiting for send to finish... |
| +After Startup. |
| Initializing CPU #3 |
| Waiting for 1 CPUS to stop |
| CPU: vendor AMD device 610f31 |
| CPU: family 15, model 13, stepping 01 |
| Model 15 Init. |
| CPU ID 0x80000001: 610f31 |
| CPU is Fam 0Fh rev.F or later. We can use TOM2WB for any memory above 4GB |
| MTRR: Fixed MSR 0x250 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x258 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x259 0x0000000000000000 |
| MTRR: Fixed MSR 0x268 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x269 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26a 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26b 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26c 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26d 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26e 0x1e1e1e1e1e1e1e1e |
| MTRR: Fixed MSR 0x26f 0x1e1e1e1e1e1e1e1e |
| |
| MTRR check |
| Fixed MTRRs : Enabled |
| Variable MTRRs: Enabled |
| |
| Enabling cache |
| Setting up local APIC... apic_id: 0x13 done. |
| siblings = 03, Initializing SMM for CPU 3 |
| CPU #3 initialized |
| All AP CPUs stopped (62 loops) |
| CPU0: stack: 00147000 - 00148000, lowest used address 0014767c, stack used: 2436 bytes |
| CPU1: stack: 00146000 - 00147000, lowest used address 00146d24, stack used: 732 bytes |
| CPU2: stack: 00145000 - 00146000, lowest used address 00145d24, stack used: 732 bytes |
| CPU3: stack: 00144000 - 00145000, lowest used address 00144d24, stack used: 732 bytes |
| CPU_CLUSTER: 0 init finished in 36996 usecs |
| DOMAIN: 0000 init ... |
| DOMAIN: 0000 init finished in 0 usecs |
| PCI: 00:00.0 init ... |
| PCI: 00:00.0 init finished in 0 usecs |
| PCI: 00:01.0 init ... |
| CBFS: 'Master Header Locator' located CBFS at [100:3fffc0) |
| CBFS: Locating 'pci1002,990b.rom' |
| CBFS: Found @ offset 65240 size f200 |
| In CBFS, ROM address for PCI: 00:01.0 = ffc65388 |
| PCI expansion ROM, signature 0xaa55, INIT size 0xf200, data ptr 0x01b4 |
| PCI ROM image, vendor ID 1002, device ID 990b, |
| PCI ROM image, Class Code 030000, Code Type 00 |
| Copying VGA ROM Image from ffc65388 to 0xc0000, 0xf200 bytes |
| VGA Option ROM was run |
| PCI: 00:01.0 init finished in 850908 usecs |
| PCI: 00:01.1 init ... |
| PCI: 00:01.1 init finished in 0 usecs |
| PCI: 00:11.0 init ... |
| PCI: 00:11.0 init finished in 0 usecs |
| PCI: 00:12.0 init ... |
| PCI: 00:12.0 init finished in 0 usecs |
| PCI: 00:12.2 init ... |
| PCI: 00:12.2 init finished in 0 usecs |
| PCI: 00:13.0 init ... |
| PCI: 00:13.0 init finished in 0 usecs |
| PCI: 00:13.2 init ... |
| PCI: 00:13.2 init finished in 0 usecs |
| PCI: 00:14.0 init ... |
| IOAPIC: Initializing IOAPIC at 0xfec00000 |
| IOAPIC: Bootstrap Processor Local APIC = 0x10 |
| IOAPIC: ID = 0x04 |
| IOAPIC: Dumping registers |
| reg 0x0000: 0x04000000 |
| reg 0x0001: 0x00178021 |
| reg 0x0002: 0x04000000 |
| IOAPIC: 24 interrupts |
| IOAPIC: Enabling interrupts on FSB |
| IOAPIC: reg 0x00000000 value 0x10000000 0x00000700 |
| IOAPIC: reg 0x00000001 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000002 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000003 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000004 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000005 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000006 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000007 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000008 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000009 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x0000000a value 0x00000000 0x00010000 |
| IOAPIC: reg 0x0000000b value 0x00000000 0x00010000 |
| IOAPIC: reg 0x0000000c value 0x00000000 0x00010000 |
| IOAPIC: reg 0x0000000d value 0x00000000 0x00010000 |
| IOAPIC: reg 0x0000000e value 0x00000000 0x00010000 |
| IOAPIC: reg 0x0000000f value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000010 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000011 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000012 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000013 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000014 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000015 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000016 value 0x00000000 0x00010000 |
| IOAPIC: reg 0x00000017 value 0x00000000 0x00010000 |
| PCI: 00:14.0 init finished in 18 usecs |
| PCI: 00:14.2 init ... |
| PCI: 00:14.2 init finished in 0 usecs |
| PCI: 00:14.3 init ... |
| RTC Init |
| PCI: 00:14.3 init finished in 23 usecs |
| PCI: 00:14.4 init ... |
| PCI: 00:14.4 init finished in 0 usecs |
| PCI: 00:16.0 init ... |
| PCI: 00:16.0 init finished in 0 usecs |
| PCI: 00:16.2 init ... |
| PCI: 00:16.2 init finished in 0 usecs |
| PCI: 00:18.0 init ... |
| PCI: 00:18.0 init finished in 0 usecs |
| PCI: 00:18.1 init ... |
| PCI: 00:18.1 init finished in 0 usecs |
| PCI: 00:18.2 init ... |
| PCI: 00:18.2 init finished in 0 usecs |
| PCI: 00:18.3 init ... |
| PCI: 00:18.3 init finished in 0 usecs |
| PCI: 00:18.4 init ... |
| PCI: 00:18.4 init finished in 0 usecs |
| PCI: 00:18.5 init ... |
| PCI: 00:18.5 init finished in 0 usecs |
| PCI: 01:00.0 init ... |
| PCI: 01:00.0 init finished in 0 usecs |
| PNP: 00ff.0 init ... |
| Compal ENE932: Initializing keyboard. |
| PNP: 00ff.0 init finished in 0 usecs |
| Devices initialized |
| Show all devs... After init. |
| Root Device: enabled 1 |
| CPU_CLUSTER: 0: enabled 1 |
| APIC: 10: enabled 1 |
| DOMAIN: 0000: enabled 1 |
| PCI: 00:00.0: enabled 1 |
| PCI: 00:00.2: enabled 1 |
| PCI: 00:01.0: enabled 1 |
| PCI: 00:01.1: enabled 1 |
| PCI: 00:02.0: enabled 0 |
| PCI: 00:03.0: enabled 0 |
| PCI: 00:04.0: enabled 1 |
| PCI: 00:05.0: enabled 0 |
| PCI: 00:06.0: enabled 0 |
| PCI: 00:07.0: enabled 0 |
| PCI: 00:08.0: enabled 0 |
| PCI: 00:09.0: enabled 0 |
| PCI: 00:10.0: enabled 0 |
| PCI: 00:11.0: enabled 1 |
| PCI: 00:12.0: enabled 1 |
| PCI: 00:12.2: enabled 1 |
| PCI: 00:13.0: enabled 1 |
| PCI: 00:13.2: enabled 1 |
| PCI: 00:14.0: enabled 1 |
| I2C: 01:50: enabled 1 |
| I2C: 01:51: enabled 1 |
| PCI: 00:14.2: enabled 1 |
| PCI: 00:14.3: enabled 1 |
| PNP: 00ff.1: enabled 1 |
| PCI: 00:14.4: enabled 1 |
| PCI: 00:14.5: enabled 0 |
| PCI: 00:14.6: enabled 0 |
| PCI: 00:14.7: enabled 0 |
| PCI: 00:15.0: enabled 0 |
| PCI: 00:15.1: enabled 0 |
| PCI: 00:15.2: enabled 0 |
| PCI: 00:15.3: enabled 0 |
| PCI: 00:18.0: enabled 1 |
| PCI: 00:18.1: enabled 1 |
| PCI: 00:18.2: enabled 1 |
| PCI: 00:18.3: enabled 1 |
| PCI: 00:18.4: enabled 1 |
| PCI: 00:18.5: enabled 1 |
| APIC: 11: enabled 1 |
| APIC: 12: enabled 1 |
| APIC: 13: enabled 1 |
| PCI: 00:16.0: enabled 1 |
| PCI: 00:16.2: enabled 1 |
| PCI: 01:00.0: enabled 1 |
| PNP: 00ff.0: enabled 1 |
| BS: BS_DEV_INIT times (us): entry 0 run 888016 exit 0 |
| CBMEM: |
| IMD: root @ bffff000 254 entries. |
| IMD: root @ bfffec00 62 entries. |
| Moving GDT to bfffea00...ok |
| Finalize devices... |
| Devices finalized |
| agesawrapper_amdinitlate() returned AGESA_SUCCESS |
| BS: BS_POST_DEVICE times (us): entry 7 run 1 exit 93 |
| BS: BS_OS_RESUME_CHECK times (us): entry 0 run 1 exit 0 |
| Wrote the mp table end at: 000f0010 - 000f0244 |
| Wrote the mp table end at: bffd4010 - bffd4244 |
| MP table: 580 bytes. |
| CBFS: 'Master Header Locator' located CBFS at [100:3fffc0) |
| CBFS: Locating 'fallback/dsdt.aml' |
| CBFS: Found @ offset 744c0 size 2322 |
| CBFS: 'Master Header Locator' located CBFS at [100:3fffc0) |
| CBFS: Locating 'fallback/slic' |
| CBFS: 'fallback/slic' not found. |
| ACPI: Writing ACPI tables at bffb0000. |
| ACPI: * FACS |
| ACPI: * DSDT |
| ACPI: * FADT |
| pm_base: 0x0800 |
| ACPI: added table 1/32, length now 40 |
| ACPI: * SSDT |
| ACPI: added table 2/32, length now 44 |
| ACPI: * MCFG |
| ACPI: * TCPA |
| TCPA log created at bffa0000 |
| ACPI: added table 3/32, length now 48 |
| ACPI: * MADT |
| ACPI: added table 4/32, length now 52 |
| current = bffb2800 |
| ACPI: * HPET |
| ACPI: added table 5/32, length now 56 |
| ACPI: added table 6/32, length now 60 |
| ACPI: * IVRS at bffb2a10 |
| ACPI: added table 7/32, length now 64 |
| ACPI: * SRAT at bffb2a80 |
| AGESA SRAT table NULL. Skipping. |
| ACPI: * SLIT at bffb2a80 |
| AGESA SLIT table NULL. Skipping. |
| ACPI: * AGESA ALIB SSDT at bffb2a80 |
| ACPI: added table 8/32, length now 68 |
| ACPI: * SSDT at bffb4960 |
| ACPI: added table 9/32, length now 72 |
| ACPI: * SSDT for PState at bffb5358 |
| ACPI: done. |
| ACPI tables: 21344 bytes. |
| smbios_write_tables: bff9f000 |
| EEPROM not found |
| EEPROM not found |
| EEPROM not found |
| EEPROM not found |
| EEPROM not found |
| EEPROM not found |
| EEPROM not found |
| Root Device (LENOVO LENOVO G505S) |
| CPU_CLUSTER: 0 (AMD Family 15rl Root Complex) |
| APIC: 10 (AMD CPU Family 15h) |
| DOMAIN: 0000 (AMD Family 15rl Root Complex) |
| PCI: 00:00.0 (AMD FAM15 Northbridge) |
| PCI: 00:00.2 (AMD FAM15 Northbridge) |
| PCI: 00:01.0 (AMD FAM15 Northbridge) |
| PCI: 00:01.1 (AMD FAM15 Northbridge) |
| PCI: 00:02.0 (AMD FAM15 Northbridge) |
| PCI: 00:03.0 (AMD FAM15 Northbridge) |
| PCI: 00:04.0 (AMD FAM15 Northbridge) |
| PCI: 00:05.0 (AMD FAM15 Northbridge) |
| PCI: 00:06.0 (AMD FAM15 Northbridge) |
| PCI: 00:07.0 (AMD FAM15 Northbridge) |
| PCI: 00:08.0 (AMD FAM15 Northbridge) |
| PCI: 00:09.0 (AMD FAM15 Northbridge) |
| PCI: 00:10.0 (ATI HUDSON) |
| PCI: 00:11.0 (ATI HUDSON) |
| PCI: 00:12.0 (ATI HUDSON) |
| PCI: 00:12.2 (ATI HUDSON) |
| PCI: 00:13.0 (ATI HUDSON) |
| PCI: 00:13.2 (ATI HUDSON) |
| PCI: 00:14.0 (ATI HUDSON) |
| I2C: 01:50 (unknown) |
| I2C: 01:51 (unknown) |
| PCI: 00:14.2 (ATI HUDSON) |
| PCI: 00:14.3 (ATI HUDSON) |
| PNP: 00ff.1 (COMPAL ENE932 EC) |
| PCI: 00:14.4 (ATI HUDSON) |
| PCI: 00:14.5 (ATI HUDSON) |
| PCI: 00:14.6 (ATI HUDSON) |
| PCI: 00:14.7 (ATI HUDSON) |
| PCI: 00:15.0 (ATI HUDSON) |
| PCI: 00:15.1 (ATI HUDSON) |
| PCI: 00:15.2 (ATI HUDSON) |
| PCI: 00:15.3 (ATI HUDSON) |
| PCI: 00:18.0 (AMD FAM15 Northbridge) |
| PCI: 00:18.1 (AMD FAM15 Northbridge) |
| PCI: 00:18.2 (AMD FAM15 Northbridge) |
| PCI: 00:18.3 (AMD FAM15 Northbridge) |
| PCI: 00:18.4 (AMD FAM15 Northbridge) |
| PCI: 00:18.5 (AMD FAM15 Northbridge) |
| APIC: 11 (unknown) |
| APIC: 12 (unknown) |
| APIC: 13 (unknown) |
| PCI: 00:16.0 (unknown) |
| PCI: 00:16.2 (unknown) |
| PCI: 01:00.0 (unknown) |
| PNP: 00ff.0 (unknown) |
| SMBIOS tables: 327 bytes. |
| Writing table forward entry at 0x00000500 |
| Wrote coreboot table at: 00000500, 0x10 bytes, checksum efe0 |
| Writing coreboot table at 0xbffd5000 |
| 0. 0000000000000000-0000000000000fff: CONFIGURATION TABLES |
| 1. 0000000000001000-000000000009ffff: RAM |
| 2. 00000000000c0000-00000000bff9efff: RAM |
| 3. 00000000bff9f000-00000000bfffffff: CONFIGURATION TABLES |
| 4. 00000000c0000000-00000000dfffffff: RESERVED |
| 5. 00000000f8000000-00000000fbffffff: RESERVED |
| 6. 0000000100000000-000000041effffff: RAM |
| CBFS: 'Master Header Locator' located CBFS at [100:3fffc0) |
| FMAP: Found "FLASH" version 1.1 at 0. |
| FMAP: base = ffc00000 size = 400000 #areas = 3 |
| Wrote coreboot table at: bffd5000, 0x21c bytes, checksum 72ce |
| coreboot table: 564 bytes. |
| IMD ROOT 0. bffff000 00001000 |
| IMD SMALL 1. bfffe000 00001000 |
| CONSOLE 2. bffde000 00020000 |
| AGESA RSVD 3. bffdd000 00001000 |
| COREBOOT 4. bffd5000 00008000 |
| SMP TABLE 5. bffd4000 00001000 |
| ACPI 6. bffb0000 00024000 |
| TCPA LOG 7. bffa0000 00010000 |
| SMBIOS 8. bff9f000 00000800 |
| IMD small region: |
| IMD ROOT 0. bfffec00 00000400 |
| GDT 1. bfffea00 00000200 |
| BS: BS_WRITE_TABLES times (us): entry 0 run 1896 exit 0 |
| CBFS: 'Master Header Locator' located CBFS at [100:3fffc0) |
| CBFS: Locating 'fallback/payload' |
| CBFS: Found @ offset 76840 size f65f |
| Loading segment from ROM address 0xffc76978 |
| code (compression=1) |
| New segment dstaddr 0xe31e0 memsize 0x1ce20 srcaddr 0xffc769b0 filesize 0xf627 |
| Loading segment from ROM address 0xffc76994 |
| Entry Point 0x000ff06e |
| Bounce Buffer at bfd25000, 2595232 bytes |
| Loading Segment: addr: 0x00000000000e31e0 memsz: 0x000000000001ce20 filesz: 0x000000000000f627 |
| lb: [0x0000000000100000, 0x000000000023ccd0) |
| Post relocation: addr: 0x00000000000e31e0 memsz: 0x000000000001ce20 filesz: 0x000000000000f627 |
| using LZMA |
| [ 0x000e31e0, 00100000, 0x00100000) <- ffc769b0 |
| dest 000e31e0, end 00100000, bouncebuffer bfd25000 |
| Loaded segments |
| BS: BS_PAYLOAD_LOAD times (us): entry 0 run 13191 exit 0 |
| Jumping to boot code at 000ff06e(bffd5000) |
| CPU0: stack: 00147000 - 00148000, lowest used address 0014767c, stack used: 2436 bytes |
| entry = 0x000ff06e |
| lb_start = 0x00100000 |
| lb_size = 0x0013ccd0 |
| buffer = 0xbfd25000 |
| SeaBIOS (version rel-1.9.0-171-gdc2433e) |
| BUILD: gcc: (coreboot toolchain v1.43 August 31st, 2016) 5.3.0 binutils: (GNU Binutils) 2.26.1 |
| Found coreboot cbmem console @ bffde000 |
| Found mainboard LENOVO LENOVO G505S |
| Relocating init from 0x000e4740 to 0xbff52e20 (size 49472) |
| Found CBFS header at 0xffc00138 |
| multiboot: eax=0, ebx=0 |
| Found 24 PCI devices (max PCI bus is 02) |
| Copying SMBIOS entry point from 0xbff9f000 to 0x000f0860 |
| Copying ACPI RSDP from 0xbffb0000 to 0x000f0830 |
| Copying MPTABLE from 0xbffd4000/bffd4010 to 0x000f05e0 |
| Using pmtimer, ioport 0x818 |
| Scan for VGA option rom |
| Running option rom at c000:0003 |
| Turning on vga text mode console |
| SeaBIOS (version rel-1.9.0-171-gdc2433e) |
| EHCI init on dev 00:12.2 (regs=0xf01cc020) |
| EHCI init on dev 00:13.2 (regs=0xf01cd020) |
| EHCI init on dev 00:16.2 (regs=0xf01ce020) |
| OHCI init on dev 00:12.0 (regs=0xf01c8000) |
| OHCI init on dev 00:13.0 (regs=0xf01c9000) |
| OHCI init on dev 00:16.0 (regs=0xf01ca000) |
| AHCI controller at 00:11.0, iobase 0xf01cb000, irq 0 |
| Found 0 lpt ports |
| Found 0 serial ports |
| PS2 keyboard initialized |
| Searching bootorder for: /pci@i0cf8/usb@16,2/storage@2/*@0/*@0,0 |
| Searching bootorder for: /pci@i0cf8/usb@16,2/usb-*@2 |
| USB MSC vendor='USB' product='Kubuntu-LiveUSB' rev='PMAP' type=0 removable=1 |
| USB MSC blksize=512 sectors=15124992 |
| All threads complete. |
| Scan for option roms |
| |
| Press ESC for boot menu. |
| |
| Searching bootorder for: HALT |
| drive 0x000f0590: PCHS=0/0/0 translation=lba LCHS=941/255/63 s=15124992 |
| Space available for UMB: cf800-ee800, f0000-f0590 |
| Returned 245760 bytes of ZoneHigh |
| e820 map has 7 items: |
| 0: 0000000000000000 - 000000000009fc00 = 1 RAM |
| 1: 000000000009fc00 - 00000000000a0000 = 2 RESERVED |
| 2: 00000000000f0000 - 0000000000100000 = 2 RESERVED |
| 3: 0000000000100000 - 00000000bff9b000 = 1 RAM |
| 4: 00000000bff9b000 - 00000000e0000000 = 2 RESERVED |
| 5: 00000000f8000000 - 00000000fc000000 = 2 RESERVED |
| 6: 0000000100000000 - 000000041f000000 = 1 RAM |
| enter handle_19: |
| NULL |
| Booting from Hard Disk... |
| Booting from 0000:7c00 |
| |