coreboot-4.0-4990-g8232bc2-nuclearis Fri Dec 6 13:08:46 CST 2013 starting... | |
Setting up static southbridge registers... done. | |
Disabling Watchdog reboot... done. | |
Setting up static northbridge registers... done. | |
Initializing Graphics... | |
Back from sandybridge_early_initialization() | |
Resume from S3 detected. | |
POST: 0x38 | |
SMBus controller enabled. | |
POST: 0x39 | |
POST: 0x3a | |
CPU id(206a7): Intel(R) Celeron(R) CPU 847 @ 1.10GHz | |
AES NOT supported, TXT NOT supported, VT supported | |
PCH type: NM70, device id: 1e5f, rev id 4 | |
Intel ME early init | |
Intel ME firmware is ready | |
ME: Requested 16MB UMA | |
Starting UEFI PEI System Agent | |
Read scrambler seed 0x0000ca12 from CMOS 0x70 | |
Read S3 scrambler seed 0x00008e26 from CMOS 0x74 | |
find_current_mrc_cache_local: picked entry 1 from cache block | |
prepare_mrc_cache: at fff81010, size bb0 checksum 0a68 | |
System Agent: Starting up... | |
System Agent: S3 resume detected | |
System Agent: Initializing PCH | |
System Agent: Initializing PCH (SMBUS) | |
System Agent: Initializing PCH (USB) | |
System Agent: Initializing PCH (SA Init) | |
SA PciExpress skipped (pcie_init is 0) | |
System Agent: Initializing PCH (Me UMA) | |
System Agent: Initializing Memory | |
System Agent: Done. | |
System Agent Version 1.2.2 Build 0 | |
ME: Sending Init Done with status: 0, UMA base: 0x0ff0 | |
ME: Requested BIOS Action: Continue to boot | |
ME: FW Partition Table : OK | |
ME: Bringup Loader Failure : NO | |
ME: Firmware Init Complete : NO | |
ME: Manufacturing Mode : NO | |
ME: Boot Options Present : NO | |
ME: Update In Progress : NO | |
ME: Current Working State : Normal | |
ME: Current Operation State : M0 with UMA | |
ME: Current Operation Mode : Normal | |
ME: Error Code : No Error | |
ME: Progress Phase : uKernel Phase | |
ME: Power Management Event : Clean Moff->Mx wake | |
ME: Progress Phase State : Unknown 0x00 | |
memcfg DDR3 clock 1333 MHz | |
memcfg channel assignment: A: 1, B 0, C 2 | |
memcfg channel[0] config (00600000): | |
ECC inactive | |
enhanced interleave mode on | |
rank interleave on | |
DIMMA 0 MB width x8 single rank, selected | |
DIMMB 0 MB width x8 single rank | |
memcfg channel[1] config (00600010): | |
ECC inactive | |
enhanced interleave mode on | |
rank interleave on | |
DIMMA 4096 MB width x8 single rank, selected | |
DIMMB 0 MB width x8 single rank | |
POST: 0x3c | |
POST: 0x3d | |
POST: 0x3e | |
CBMEM region acec0000-acffffff (cbmem_reinit) | |
CBMEM section cac4e6a3: using existing location at acec0200. | |
CBMEM section 434f4e53: using existing location at acec0400. | |
CBMEM section 54494d45: using existing location at aced0400. | |
POST: 0x3f | |
Loading image. | |
CBFS: loading stage fallback/coreboot_ram @ 0x100000 (438336 bytes), entry @ 0x100000 | |
Jumping to image. | |
POST: 0x39 | |
coreboot-4.0-4990-g8232bc2-nuclearis Fri Dec 6 13:08:46 CST 2013 booting... | |
POST: 0x40 | |
BS: Entering BS_PRE_DEVICE state. | |
POST: 0x70 | |
BS: Exiting BS_PRE_DEVICE state. | |
BS: Entering BS_DEV_INIT_CHIPS state. | |
POST: 0x71 | |
BS: Exiting BS_DEV_INIT_CHIPS state. | |
BS: Entering BS_DEV_ENUMERATE state. | |
POST: 0x72 | |
Enumerating buses... | |
Show all devs...Before device enumeration. | |
Root Device: enabled 1 | |
CPU_CLUSTER: 0: enabled 1 | |
APIC: 00: enabled 1 | |
APIC: acac: enabled 0 | |
DOMAIN: 0000: enabled 1 | |
PCI: 00:00.0: enabled 1 | |
PCI: 00:01.0: enabled 0 | |
PCI: 00:02.0: enabled 1 | |
PCI: 00:14.0: enabled 1 | |
PCI: 00:16.0: enabled 1 | |
PCI: 00:16.1: enabled 0 | |
PCI: 00:16.2: enabled 0 | |
PCI: 00:16.3: enabled 0 | |
PCI: 00:19.0: enabled 0 | |
PCI: 00:1a.0: enabled 1 | |
PCI: 00:1b.0: enabled 1 | |
PCI: 00:1c.0: enabled 1 | |
PCI: 00:1c.1: enabled 1 | |
PCI: 00:1c.2: enabled 1 | |
PCI: 00:1c.3: enabled 0 | |
PCI: 00:1c.4: enabled 0 | |
PCI: 00:1c.5: enabled 0 | |
PCI: 00:1c.6: enabled 0 | |
PCI: 00:1c.7: enabled 0 | |
PCI: 00:1d.0: enabled 1 | |
PCI: 00:1e.0: enabled 0 | |
PCI: 00:1f.0: enabled 1 | |
PNP: 00ff.1: enabled 1 | |
PCI: 00:1f.2: enabled 1 | |
PCI: 00:1f.3: enabled 1 | |
PCI: 00:1f.5: enabled 0 | |
PCI: 00:1f.6: enabled 1 | |
Compare with tree... | |
Root Device: enabled 1 | |
CPU_CLUSTER: 0: enabled 1 | |
APIC: 00: enabled 1 | |
APIC: acac: enabled 0 | |
DOMAIN: 0000: enabled 1 | |
PCI: 00:00.0: enabled 1 | |
PCI: 00:01.0: enabled 0 | |
PCI: 00:02.0: enabled 1 | |
PCI: 00:14.0: enabled 1 | |
PCI: 00:16.0: enabled 1 | |
PCI: 00:16.1: enabled 0 | |
PCI: 00:16.2: enabled 0 | |
PCI: 00:16.3: enabled 0 | |
PCI: 00:19.0: enabled 0 | |
PCI: 00:1a.0: enabled 1 | |
PCI: 00:1b.0: enabled 1 | |
PCI: 00:1c.0: enabled 1 | |
PCI: 00:1c.1: enabled 1 | |
PCI: 00:1c.2: enabled 1 | |
PCI: 00:1c.3: enabled 0 | |
PCI: 00:1c.4: enabled 0 | |
PCI: 00:1c.5: enabled 0 | |
PCI: 00:1c.6: enabled 0 | |
PCI: 00:1c.7: enabled 0 | |
PCI: 00:1d.0: enabled 1 | |
PCI: 00:1e.0: enabled 0 | |
PCI: 00:1f.0: enabled 1 | |
PNP: 00ff.1: enabled 1 | |
PCI: 00:1f.2: enabled 1 | |
PCI: 00:1f.3: enabled 1 | |
PCI: 00:1f.5: enabled 0 | |
PCI: 00:1f.6: enabled 1 | |
scan_static_bus for Root Device | |
CPU_CLUSTER: 0 enabled | |
DOMAIN: 0000 enabled | |
DOMAIN: 0000 scanning... | |
PCI: pci_scan_bus for bus 00 | |
POST: 0x24 | |
PCI: 00:00.0 [8086/0104] ops | |
S3 Resume. | |
PCI: 00:00.0 [8086/0104] enabled | |
PCI: 00:02.0 [8086/0000] ops | |
PCI: 00:02.0 [8086/0106] enabled | |
PCI: Static device PCI: 00:14.0 not found, disabling it. | |
PCI: 00:16.0 [8086/1e3a] bus ops | |
PCI: 00:16.0 [8086/1e3a] enabled | |
PCI: 00:16.1: Disabling device | |
PCI: 00:16.1 [8086/1e3b] disabled No operations | |
PCI: 00:16.2: Disabling device | |
PCI: 00:16.3: Disabling device | |
PCI: 00:19.0: Disabling device | |
PCI: 00:1a.0 [8086/0000] ops | |
PCI: 00:1a.0 [8086/1e2d] enabled | |
PCI: 00:1b.0 [8086/0000] ops | |
PCI: 00:1b.0 [8086/1e20] enabled | |
PCH: PCIe Root Port coalescing is enabled | |
PCI: 00:1c.0 [8086/0000] bus ops | |
PCI: 00:1c.0 [8086/1e10] enabled | |
PCI: 00:1c.1 [8086/0000] bus ops | |
PCI: 00:1c.1 [8086/1e12] enabled | |
PCI: 00:1c.2 [8086/0000] bus ops | |
PCI: 00:1c.2 [8086/1e14] enabled | |
PCI: 00:1c.3: Disabling device | |
PCI: 00:1c.4: Disabling device | |
PCI: 00:1c.4: check set enabled | |
PCI: 00:1c.5: Disabling device | |
PCI: 00:1c.6: Disabling device | |
PCI: 00:1c.7: Disabling device | |
PCH: RPFN 0x76543210 -> 0xfedcb210 | |
PCI: 00:1d.0 [8086/0000] ops | |
PCI: 00:1d.0 [8086/1e26] enabled | |
PCI: 00:1e.0: Disabling device | |
PCI: 00:1f.0 [8086/0000] bus ops | |
PCI: 00:1f.0 [8086/1e5f] enabled | |
PCI: 00:1f.2 [8086/0000] ops | |
PCI: 00:1f.2 [8086/1e01] enabled | |
PCI: 00:1f.3 [8086/0000] bus ops | |
PCI: 00:1f.3 [8086/1e22] enabled | |
PCI: 00:1f.5: Disabling device | |
PCI: 00:1f.6 [8086/1e24] enabled | |
POST: 0x25 | |
scan_static_bus for PCI: 00:16.0 | |
scan_static_bus for PCI: 00:16.0 done | |
do_pci_scan_bridge for PCI: 00:1c.0 | |
PCI: pci_scan_bus for bus 01 | |
POST: 0x24 | |
PCI: 01:00.0 [168c/0034] enabled | |
POST: 0x25 | |
PCI: pci_scan_bus returning with max=001 | |
POST: 0x55 | |
Capability: type 0x01 @ 0x40 | |
Capability: type 0x05 @ 0x50 | |
Capability: type 0x10 @ 0x70 | |
Capability: type 0x10 @ 0x40 | |
Enabling Common Clock Configuration | |
ASPM: Enabled L0s and L1 | |
do_pci_scan_bridge returns max 1 | |
do_pci_scan_bridge for PCI: 00:1c.1 | |
PCI: pci_scan_bus for bus 02 | |
POST: 0x24 | |
PCI: 02:00.0 [10ec/8136] enabled | |
POST: 0x25 | |
PCI: pci_scan_bus returning with max=002 | |
POST: 0x55 | |
Capability: type 0x01 @ 0x40 | |
Capability: type 0x05 @ 0x50 | |
Capability: type 0x10 @ 0x70 | |
Capability: type 0x10 @ 0x40 | |
Enabling Common Clock Configuration | |
ASPM: Enabled L1 | |
do_pci_scan_bridge returns max 2 | |
do_pci_scan_bridge for PCI: 00:1c.2 | |
PCI: pci_scan_bus for bus 03 | |
POST: 0x24 | |
PCI: 03:00.0 [10ec/5209] enabled | |
POST: 0x25 | |
PCI: pci_scan_bus returning with max=003 | |
POST: 0x55 | |
Capability: type 0x01 @ 0x40 | |
Capability: type 0x05 @ 0x50 | |
Capability: type 0x10 @ 0x70 | |
Capability: type 0x10 @ 0x40 | |
Enabling Common Clock Configuration | |
ASPM: Enabled None | |
do_pci_scan_bridge returns max 3 | |
scan_static_bus for PCI: 00:1f.0 | |
PNP: 00ff.1 enabled | |
PNP: 00ff.0 enabled | |
scan_static_bus for PCI: 00:1f.0 done | |
scan_static_bus for PCI: 00:1f.3 | |
scan_static_bus for PCI: 00:1f.3 done | |
PCI: pci_scan_bus returning with max=003 | |
POST: 0x55 | |
scan_static_bus for Root Device done | |
done | |
BS: Exiting BS_DEV_ENUMERATE state. | |
BS: Entering BS_DEV_RESOURCES state. | |
POST: 0x73 | |
found VGA at PCI: 00:02.0 | |
Setting up VGA for PCI: 00:02.0 | |
Setting PCI_BRIDGE_CTL_VGA for bridge DOMAIN: 0000 | |
Setting PCI_BRIDGE_CTL_VGA for bridge Root Device | |
Allocating resources... | |
Reading resources... | |
Root Device read_resources bus 0 link: 0 | |
CPU_CLUSTER: 0 read_resources bus 0 link: 0 | |
APIC: 00 missing read_resources | |
CPU_CLUSTER: 0 read_resources bus 0 link: 0 done | |
DOMAIN: 0000 read_resources bus 0 link: 0 | |
Adding PCIe enhanced config space BAR 0xf0000000-0xf4000000. | |
PCI: 00:1c.0 read_resources bus 1 link: 0 | |
PCI: 00:1c.0 read_resources bus 1 link: 0 done | |
PCI: 00:1c.1 read_resources bus 2 link: 0 | |
PCI: 00:1c.1 read_resources bus 2 link: 0 done | |
PCI: 00:1c.2 read_resources bus 3 link: 0 | |
PCI: 00:1c.2 read_resources bus 3 link: 0 done | |
PCI: 00:1f.0 read_resources bus 0 link: 0 | |
PNP: 00ff.1 missing read_resources | |
PCI: 00:1f.0 read_resources bus 0 link: 0 done | |
DOMAIN: 0000 read_resources bus 0 link: 0 done | |
Root Device read_resources bus 0 link: 0 done | |
Done reading resources. | |
Show resources in subtree (Root Device)...After reading. | |
Root Device child on link 0 CPU_CLUSTER: 0 | |
CPU_CLUSTER: 0 child on link 0 APIC: 00 | |
APIC: 00 | |
APIC: acac | |
DOMAIN: 0000 child on link 0 PCI: 00:00.0 | |
DOMAIN: 0000 resource base 0 size 0 align 0 gran 0 limit ffff flags 40040100 index 10000000 | |
DOMAIN: 0000 resource base 0 size 0 align 0 gran 0 limit ffffffff flags 40040200 index 10000100 | |
PCI: 00:00.0 | |
PCI: 00:00.0 resource base f0000000 size 4000000 align 0 gran 0 limit 0 flags e0000200 index cf | |
PCI: 00:01.0 | |
PCI: 00:02.0 | |
PCI: 00:02.0 resource base 0 size 400000 align 22 gran 22 limit ffffffffffffffff flags 201 index 10 | |
PCI: 00:02.0 resource base 0 size 10000000 align 28 gran 28 limit ffffffffffffffff flags 101201 index 18 | |
PCI: 00:02.0 resource base 0 size 40 align 6 gran 6 limit ffff flags 100 index 20 | |
PCI: 00:14.0 | |
PCI: 00:16.0 | |
PCI: 00:16.0 resource base 0 size 10 align 4 gran 4 limit ffffffffffffffff flags 201 index 10 | |
PCI: 00:16.1 | |
PCI: 00:16.2 | |
PCI: 00:16.3 | |
PCI: 00:19.0 | |
PCI: 00:1a.0 | |
PCI: 00:1a.0 resource base 0 size 400 align 10 gran 10 limit ffffffff flags 200 index 10 | |
PCI: 00:1b.0 | |
PCI: 00:1b.0 resource base 0 size 4000 align 14 gran 14 limit ffffffffffffffff flags 201 index 10 | |
PCI: 00:1c.0 child on link 0 PCI: 01:00.0 | |
PCI: 00:1c.0 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c | |
PCI: 00:1c.0 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24 | |
PCI: 00:1c.0 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20 | |
PCI: 01:00.0 | |
PCI: 01:00.0 resource base 0 size 80000 align 19 gran 19 limit ffffffffffffffff flags 201 index 10 | |
PCI: 01:00.0 resource base 0 size 10000 align 16 gran 16 limit ffffffff flags 2200 index 30 | |
PCI: 00:1c.1 child on link 0 PCI: 02:00.0 | |
PCI: 00:1c.1 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c | |
PCI: 00:1c.1 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24 | |
PCI: 00:1c.1 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20 | |
PCI: 02:00.0 | |
PCI: 02:00.0 resource base 0 size 100 align 8 gran 8 limit ffff flags 100 index 10 | |
PCI: 02:00.0 resource base 0 size 1000 align 12 gran 12 limit ffffffffffffffff flags 1201 index 18 | |
PCI: 02:00.0 resource base 0 size 4000 align 14 gran 14 limit ffffffffffffffff flags 1201 index 20 | |
PCI: 00:1c.2 child on link 0 PCI: 03:00.0 | |
PCI: 00:1c.2 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c | |
PCI: 00:1c.2 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24 | |
PCI: 00:1c.2 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20 | |
PCI: 03:00.0 | |
PCI: 03:00.0 resource base 0 size 1000 align 12 gran 12 limit ffffffff flags 200 index 10 | |
PCI: 00:1c.3 | |
PCI: 00:1c.4 | |
PCI: 00:1c.5 | |
PCI: 00:1c.6 | |
PCI: 00:1c.7 | |
PCI: 00:1d.0 | |
PCI: 00:1d.0 resource base 0 size 400 align 10 gran 10 limit ffffffff flags 200 index 10 | |
PCI: 00:1e.0 | |
PCI: 00:1f.0 child on link 0 PNP: 00ff.1 | |
PCI: 00:1f.0 resource base 0 size 1000 align 0 gran 0 limit 0 flags c0040100 index 10000000 | |
PCI: 00:1f.0 resource base ff800000 size 800000 align 0 gran 0 limit 0 flags c0040200 index 10000100 | |
PCI: 00:1f.0 resource base fec00000 size 1000 align 0 gran 0 limit 0 flags c0000200 index 3 | |
PNP: 00ff.1 | |
PNP: 00ff.0 | |
PCI: 00:1f.2 | |
PCI: 00:1f.2 resource base 0 size 8 align 3 gran 3 limit ffff flags 100 index 10 | |
PCI: 00:1f.2 resource base 0 size 4 align 2 gran 2 limit ffff flags 100 index 14 | |
PCI: 00:1f.2 resource base 0 size 8 align 3 gran 3 limit ffff flags 100 index 18 | |
PCI: 00:1f.2 resource base 0 size 4 align 2 gran 2 limit ffff flags 100 index 1c | |
PCI: 00:1f.2 resource base 0 size 20 align 5 gran 5 limit ffff flags 100 index 20 | |
PCI: 00:1f.2 resource base 0 size 800 align 11 gran 11 limit ffffffff flags 200 index 24 | |
PCI: 00:1f.3 | |
PCI: 00:1f.3 resource base 400 size 20 align 0 gran 0 limit 41f flags f0000100 index 20 | |
PCI: 00:1f.3 resource base 0 size 100 align 8 gran 8 limit ffffffffffffffff flags 201 index 10 | |
PCI: 00:1f.5 | |
PCI: 00:1f.6 | |
PCI: 00:1f.6 resource base 0 size 1000 align 12 gran 12 limit ffffffffffffffff flags 201 index 10 | |
DOMAIN: 0000 compute_resources_io: base: 0 size: 0 align: 0 gran: 0 limit: ffff | |
PCI: 00:1c.0 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff | |
PCI: 00:1c.0 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done | |
PCI: 00:1c.1 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff | |
PCI: 02:00.0 10 * [0x0 - 0xff] io | |
PCI: 00:1c.1 compute_resources_io: base: 100 size: 1000 align: 12 gran: 12 limit: ffff done | |
PCI: 00:1c.2 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff | |
PCI: 00:1c.2 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done | |
PCI: 00:1c.1 1c * [0x0 - 0xfff] io | |
PCI: 00:02.0 20 * [0x1000 - 0x103f] io | |
PCI: 00:1f.2 20 * [0x1040 - 0x105f] io | |
PCI: 00:1f.2 10 * [0x1060 - 0x1067] io | |
PCI: 00:1f.2 18 * [0x1068 - 0x106f] io | |
PCI: 00:1f.2 14 * [0x1070 - 0x1073] io | |
PCI: 00:1f.2 1c * [0x1074 - 0x1077] io | |
DOMAIN: 0000 compute_resources_io: base: 1078 size: 1078 align: 12 gran: 0 limit: ffff done | |
DOMAIN: 0000 compute_resources_mem: base: 0 size: 0 align: 0 gran: 0 limit: ffffffff | |
PCI: 00:1c.0 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff | |
PCI: 00:1c.0 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done | |
PCI: 00:1c.0 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff | |
PCI: 01:00.0 10 * [0x0 - 0x7ffff] mem | |
PCI: 01:00.0 30 * [0x80000 - 0x8ffff] mem | |
PCI: 00:1c.0 compute_resources_mem: base: 90000 size: 100000 align: 20 gran: 20 limit: ffffffff done | |
PCI: 00:1c.1 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff | |
PCI: 02:00.0 20 * [0x0 - 0x3fff] prefmem | |
PCI: 02:00.0 18 * [0x4000 - 0x4fff] prefmem | |
PCI: 00:1c.1 compute_resources_prefmem: base: 5000 size: 100000 align: 20 gran: 20 limit: ffffffffffffffff done | |
PCI: 00:1c.1 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff | |
PCI: 00:1c.1 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done | |
PCI: 00:1c.2 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff | |
PCI: 00:1c.2 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done | |
PCI: 00:1c.2 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff | |
PCI: 03:00.0 10 * [0x0 - 0xfff] mem | |
PCI: 00:1c.2 compute_resources_mem: base: 1000 size: 100000 align: 20 gran: 20 limit: ffffffff done | |
PCI: 00:02.0 18 * [0x0 - 0xfffffff] prefmem | |
PCI: 00:02.0 10 * [0x10000000 - 0x103fffff] mem | |
PCI: 00:1c.0 20 * [0x10400000 - 0x104fffff] mem | |
PCI: 00:1c.1 24 * [0x10500000 - 0x105fffff] prefmem | |
PCI: 00:1c.2 20 * [0x10600000 - 0x106fffff] mem | |
PCI: 00:1b.0 10 * [0x10700000 - 0x10703fff] mem | |
PCI: 00:1f.6 10 * [0x10704000 - 0x10704fff] mem | |
PCI: 00:1f.2 24 * [0x10705000 - 0x107057ff] mem | |
PCI: 00:1a.0 10 * [0x10705800 - 0x10705bff] mem | |
PCI: 00:1d.0 10 * [0x10705c00 - 0x10705fff] mem | |
PCI: 00:1f.3 10 * [0x10706000 - 0x107060ff] mem | |
PCI: 00:16.0 10 * [0x10706100 - 0x1070610f] mem | |
DOMAIN: 0000 compute_resources_mem: base: 10706110 size: 10706110 align: 28 gran: 0 limit: ffffffff done | |
avoid_fixed_resources: DOMAIN: 0000 | |
avoid_fixed_resources:@DOMAIN: 0000 10000000 limit 0000ffff | |
avoid_fixed_resources:@DOMAIN: 0000 10000100 limit ffffffff | |
constrain_resources: DOMAIN: 0000 | |
constrain_resources: PCI: 00:00.0 | |
constrain_resources: PCI: 00:02.0 | |
constrain_resources: PCI: 00:16.0 | |
constrain_resources: PCI: 00:1a.0 | |
constrain_resources: PCI: 00:1b.0 | |
constrain_resources: PCI: 00:1c.0 | |
constrain_resources: PCI: 01:00.0 | |
constrain_resources: PCI: 00:1c.1 | |
constrain_resources: PCI: 02:00.0 | |
constrain_resources: PCI: 00:1c.2 | |
constrain_resources: PCI: 03:00.0 | |
constrain_resources: PCI: 00:1d.0 | |
constrain_resources: PCI: 00:1f.0 | |
constrain_resources: PNP: 00ff.1 | |
constrain_resources: PNP: 00ff.0 | |
constrain_resources: PCI: 00:1f.2 | |
constrain_resources: PCI: 00:1f.3 | |
constrain_resources: PCI: 00:1f.6 | |
avoid_fixed_resources2: DOMAIN: 0000@10000000 limit 0000ffff | |
lim->base 00001000 lim->limit 0000ffff | |
avoid_fixed_resources2: DOMAIN: 0000@10000100 limit ffffffff | |
lim->base 00000000 lim->limit efffffff | |
Setting resources... | |
DOMAIN: 0000 allocate_resources_io: base:1000 size:1078 align:12 gran:0 limit:ffff | |
Assigned: PCI: 00:1c.1 1c * [0x1000 - 0x1fff] io | |
Assigned: PCI: 00:02.0 20 * [0x2000 - 0x203f] io | |
Assigned: PCI: 00:1f.2 20 * [0x2040 - 0x205f] io | |
Assigned: PCI: 00:1f.2 10 * [0x2060 - 0x2067] io | |
Assigned: PCI: 00:1f.2 18 * [0x2068 - 0x206f] io | |
Assigned: PCI: 00:1f.2 14 * [0x2070 - 0x2073] io | |
Assigned: PCI: 00:1f.2 1c * [0x2074 - 0x2077] io | |
DOMAIN: 0000 allocate_resources_io: next_base: 2078 size: 1078 align: 12 gran: 0 done | |
PCI: 00:1c.0 allocate_resources_io: base:ffff size:0 align:12 gran:12 limit:ffff | |
PCI: 00:1c.0 allocate_resources_io: next_base: ffff size: 0 align: 12 gran: 12 done | |
PCI: 00:1c.1 allocate_resources_io: base:1000 size:1000 align:12 gran:12 limit:ffff | |
Assigned: PCI: 02:00.0 10 * [0x1000 - 0x10ff] io | |
PCI: 00:1c.1 allocate_resources_io: next_base: 1100 size: 1000 align: 12 gran: 12 done | |
PCI: 00:1c.2 allocate_resources_io: base:ffff size:0 align:12 gran:12 limit:ffff | |
PCI: 00:1c.2 allocate_resources_io: next_base: ffff size: 0 align: 12 gran: 12 done | |
DOMAIN: 0000 allocate_resources_mem: base:d0000000 size:10706110 align:28 gran:0 limit:efffffff | |
Assigned: PCI: 00:02.0 18 * [0xd0000000 - 0xdfffffff] prefmem | |
Assigned: PCI: 00:02.0 10 * [0xe0000000 - 0xe03fffff] mem | |
Assigned: PCI: 00:1c.0 20 * [0xe0400000 - 0xe04fffff] mem | |
Assigned: PCI: 00:1c.1 24 * [0xe0500000 - 0xe05fffff] prefmem | |
Assigned: PCI: 00:1c.2 20 * [0xe0600000 - 0xe06fffff] mem | |
Assigned: PCI: 00:1b.0 10 * [0xe0700000 - 0xe0703fff] mem | |
Assigned: PCI: 00:1f.6 10 * [0xe0704000 - 0xe0704fff] mem | |
Assigned: PCI: 00:1f.2 24 * [0xe0705000 - 0xe07057ff] mem | |
Assigned: PCI: 00:1a.0 10 * [0xe0705800 - 0xe0705bff] mem | |
Assigned: PCI: 00:1d.0 10 * [0xe0705c00 - 0xe0705fff] mem | |
Assigned: PCI: 00:1f.3 10 * [0xe0706000 - 0xe07060ff] mem | |
Assigned: PCI: 00:16.0 10 * [0xe0706100 - 0xe070610f] mem | |
DOMAIN: 0000 allocate_resources_mem: next_base: e0706110 size: 10706110 align: 28 gran: 0 done | |
PCI: 00:1c.0 allocate_resources_prefmem: base:efffffff size:0 align:20 gran:20 limit:efffffff | |
PCI: 00:1c.0 allocate_resources_prefmem: next_base: efffffff size: 0 align: 20 gran: 20 done | |
PCI: 00:1c.0 allocate_resources_mem: base:e0400000 size:100000 align:20 gran:20 limit:efffffff | |
Assigned: PCI: 01:00.0 10 * [0xe0400000 - 0xe047ffff] mem | |
Assigned: PCI: 01:00.0 30 * [0xe0480000 - 0xe048ffff] mem | |
PCI: 00:1c.0 allocate_resources_mem: next_base: e0490000 size: 100000 align: 20 gran: 20 done | |
PCI: 00:1c.1 allocate_resources_prefmem: base:e0500000 size:100000 align:20 gran:20 limit:efffffff | |
Assigned: PCI: 02:00.0 20 * [0xe0500000 - 0xe0503fff] prefmem | |
Assigned: PCI: 02:00.0 18 * [0xe0504000 - 0xe0504fff] prefmem | |
PCI: 00:1c.1 allocate_resources_prefmem: next_base: e0505000 size: 100000 align: 20 gran: 20 done | |
PCI: 00:1c.1 allocate_resources_mem: base:efffffff size:0 align:20 gran:20 limit:efffffff | |
PCI: 00:1c.1 allocate_resources_mem: next_base: efffffff size: 0 align: 20 gran: 20 done | |
PCI: 00:1c.2 allocate_resources_prefmem: base:efffffff size:0 align:20 gran:20 limit:efffffff | |
PCI: 00:1c.2 allocate_resources_prefmem: next_base: efffffff size: 0 align: 20 gran: 20 done | |
PCI: 00:1c.2 allocate_resources_mem: base:e0600000 size:100000 align:20 gran:20 limit:efffffff | |
Assigned: PCI: 03:00.0 10 * [0xe0600000 - 0xe0600fff] mem | |
PCI: 00:1c.2 allocate_resources_mem: next_base: e0601000 size: 100000 align: 20 gran: 20 done | |
Root Device assign_resources, bus 0 link: 0 | |
TOUUD 0x14f600000 TOLUD 0xafa00000 TOM 0x100000000 | |
MEBASE 0xff000000 | |
IGD decoded, subtracting 32M UMA and 2M GTT | |
TSEG base 0xad000000 size 8M | |
Available memory below 4GB: 2768M | |
Available memory above 4GB: 1270M | |
Adding PCIe config bar base=0xf0000000 size=0x4000000 | |
DOMAIN: 0000 assign_resources, bus 0 link: 0 | |
PCI: 00:00.0 cf <- [0x00f0000000 - 0x00f3ffffff] size 0x04000000 gran 0x00 mem<mmconfig> | |
PCI: 00:02.0 10 <- [0x00e0000000 - 0x00e03fffff] size 0x00400000 gran 0x16 mem64 | |
PCI: 00:02.0 18 <- [0x00d0000000 - 0x00dfffffff] size 0x10000000 gran 0x1c prefmem64 | |
PCI: 00:02.0 20 <- [0x0000002000 - 0x000000203f] size 0x00000040 gran 0x06 io | |
PCI: 00:16.0 10 <- [0x00e0706100 - 0x00e070610f] size 0x00000010 gran 0x04 mem64 | |
PCI: 00:1a.0 10 <- [0x00e0705800 - 0x00e0705bff] size 0x00000400 gran 0x0a mem | |
PCI: 00:1b.0 10 <- [0x00e0700000 - 0x00e0703fff] size 0x00004000 gran 0x0e mem64 | |
PCI: 00:1c.0 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 01 io | |
PCI: 00:1c.0 24 <- [0x00efffffff - 0x00effffffe] size 0x00000000 gran 0x14 bus 01 prefmem | |
PCI: 00:1c.0 20 <- [0x00e0400000 - 0x00e04fffff] size 0x00100000 gran 0x14 bus 01 mem | |
PCI: 00:1c.0 assign_resources, bus 1 link: 0 | |
PCI: 01:00.0 10 <- [0x00e0400000 - 0x00e047ffff] size 0x00080000 gran 0x13 mem64 | |
PCI: 01:00.0 30 <- [0x00e0480000 - 0x00e048ffff] size 0x00010000 gran 0x10 romem | |
PCI: 00:1c.0 assign_resources, bus 1 link: 0 | |
PCI: 00:1c.1 1c <- [0x0000001000 - 0x0000001fff] size 0x00001000 gran 0x0c bus 02 io | |
PCI: 00:1c.1 24 <- [0x00e0500000 - 0x00e05fffff] size 0x00100000 gran 0x14 bus 02 prefmem | |
PCI: 00:1c.1 20 <- [0x00efffffff - 0x00effffffe] size 0x00000000 gran 0x14 bus 02 mem | |
PCI: 00:1c.1 assign_resources, bus 2 link: 0 | |
PCI: 02:00.0 10 <- [0x0000001000 - 0x00000010ff] size 0x00000100 gran 0x08 io | |
PCI: 02:00.0 18 <- [0x00e0504000 - 0x00e0504fff] size 0x00001000 gran 0x0c prefmem64 | |
PCI: 02:00.0 20 <- [0x00e0500000 - 0x00e0503fff] size 0x00004000 gran 0x0e prefmem64 | |
PCI: 00:1c.1 assign_resources, bus 2 link: 0 | |
PCI: 00:1c.2 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 03 io | |
PCI: 00:1c.2 24 <- [0x00efffffff - 0x00effffffe] size 0x00000000 gran 0x14 bus 03 prefmem | |
PCI: 00:1c.2 20 <- [0x00e0600000 - 0x00e06fffff] size 0x00100000 gran 0x14 bus 03 mem | |
PCI: 00:1c.2 assign_resources, bus 3 link: 0 | |
PCI: 03:00.0 10 <- [0x00e0600000 - 0x00e0600fff] size 0x00001000 gran 0x0c mem | |
PCI: 00:1c.2 assign_resources, bus 3 link: 0 | |
PCI: 00:1d.0 10 <- [0x00e0705c00 - 0x00e0705fff] size 0x00000400 gran 0x0a mem | |
PCI: 00:1f.0 assign_resources, bus 0 link: 0 | |
PCI: 00:1f.0 assign_resources, bus 0 link: 0 | |
PCI: 00:1f.2 10 <- [0x0000002060 - 0x0000002067] size 0x00000008 gran 0x03 io | |
PCI: 00:1f.2 14 <- [0x0000002070 - 0x0000002073] size 0x00000004 gran 0x02 io | |
PCI: 00:1f.2 18 <- [0x0000002068 - 0x000000206f] size 0x00000008 gran 0x03 io | |
PCI: 00:1f.2 1c <- [0x0000002074 - 0x0000002077] size 0x00000004 gran 0x02 io | |
PCI: 00:1f.2 20 <- [0x0000002040 - 0x000000205f] size 0x00000020 gran 0x05 io | |
PCI: 00:1f.2 24 <- [0x00e0705000 - 0x00e07057ff] size 0x00000800 gran 0x0b mem | |
PCI: 00:1f.3 10 <- [0x00e0706000 - 0x00e07060ff] size 0x00000100 gran 0x08 mem64 | |
PCI: 00:1f.6 10 <- [0x00e0704000 - 0x00e0704fff] size 0x00001000 gran 0x0c mem64 | |
DOMAIN: 0000 assign_resources, bus 0 link: 0 | |
CBMEM region acec0000-acffffff (cbmem_late_set_table) | |
Root Device assign_resources, bus 0 link: 0 | |
Done setting resources. | |
Show resources in subtree (Root Device)...After assigning values. | |
Root Device child on link 0 CPU_CLUSTER: 0 | |
CPU_CLUSTER: 0 child on link 0 APIC: 00 | |
APIC: 00 | |
APIC: acac | |
DOMAIN: 0000 child on link 0 PCI: 00:00.0 | |
DOMAIN: 0000 resource base 1000 size 1078 align 12 gran 0 limit ffff flags 40040100 index 10000000 | |
DOMAIN: 0000 resource base d0000000 size 10706110 align 28 gran 0 limit efffffff flags 40040200 index 10000100 | |
DOMAIN: 0000 resource base 0 size a0000 align 0 gran 0 limit 0 flags e0004200 index 3 | |
DOMAIN: 0000 resource base 100000 size acf00000 align 0 gran 0 limit 0 flags e0004200 index 4 | |
DOMAIN: 0000 resource base 100000000 size 4f600000 align 0 gran 0 limit 0 flags e0004200 index 5 | |
DOMAIN: 0000 resource base ad000000 size 2a00000 align 0 gran 0 limit 0 flags f0000200 index 6 | |
DOMAIN: 0000 resource base f0000000 size 4000000 align 0 gran 0 limit 0 flags f0000200 index 7 | |
DOMAIN: 0000 resource base a0000 size 20000 align 0 gran 0 limit 0 flags f0000200 index 8 | |
DOMAIN: 0000 resource base c0000 size 40000 align 0 gran 0 limit 0 flags f0004200 index 9 | |
DOMAIN: 0000 resource base 20000000 size 200000 align 0 gran 0 limit 0 flags f0004200 index a | |
DOMAIN: 0000 resource base 40000000 size 200000 align 0 gran 0 limit 0 flags f0004200 index b | |
PCI: 00:00.0 | |
PCI: 00:00.0 resource base f0000000 size 4000000 align 0 gran 0 limit 0 flags e0000200 index cf | |
PCI: 00:01.0 | |
PCI: 00:02.0 | |
PCI: 00:02.0 resource base e0000000 size 400000 align 22 gran 22 limit efffffff flags 60000201 index 10 | |
PCI: 00:02.0 resource base d0000000 size 10000000 align 28 gran 28 limit efffffff flags 60101201 index 18 | |
PCI: 00:02.0 resource base 2000 size 40 align 6 gran 6 limit ffff flags 60000100 index 20 | |
PCI: 00:14.0 | |
PCI: 00:16.0 | |
PCI: 00:16.0 resource base e0706100 size 10 align 4 gran 4 limit efffffff flags 60000201 index 10 | |
PCI: 00:16.1 | |
PCI: 00:16.2 | |
PCI: 00:16.3 | |
PCI: 00:19.0 | |
PCI: 00:1a.0 | |
PCI: 00:1a.0 resource base e0705800 size 400 align 10 gran 10 limit efffffff flags 60000200 index 10 | |
PCI: 00:1b.0 | |
PCI: 00:1b.0 resource base e0700000 size 4000 align 14 gran 14 limit efffffff flags 60000201 index 10 | |
PCI: 00:1c.0 child on link 0 PCI: 01:00.0 | |
PCI: 00:1c.0 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c | |
PCI: 00:1c.0 resource base efffffff size 0 align 20 gran 20 limit efffffff flags 60081202 index 24 | |
PCI: 00:1c.0 resource base e0400000 size 100000 align 20 gran 20 limit efffffff flags 60080202 index 20 | |
PCI: 01:00.0 | |
PCI: 01:00.0 resource base e0400000 size 80000 align 19 gran 19 limit efffffff flags 60000201 index 10 | |
PCI: 01:00.0 resource base e0480000 size 10000 align 16 gran 16 limit efffffff flags 60002200 index 30 | |
PCI: 00:1c.1 child on link 0 PCI: 02:00.0 | |
PCI: 00:1c.1 resource base 1000 size 1000 align 12 gran 12 limit ffff flags 60080102 index 1c | |
PCI: 00:1c.1 resource base e0500000 size 100000 align 20 gran 20 limit efffffff flags 60081202 index 24 | |
PCI: 00:1c.1 resource base efffffff size 0 align 20 gran 20 limit efffffff flags 60080202 index 20 | |
PCI: 02:00.0 | |
PCI: 02:00.0 resource base 1000 size 100 align 8 gran 8 limit ffff flags 60000100 index 10 | |
PCI: 02:00.0 resource base e0504000 size 1000 align 12 gran 12 limit efffffff flags 60001201 index 18 | |
PCI: 02:00.0 resource base e0500000 size 4000 align 14 gran 14 limit efffffff flags 60001201 index 20 | |
PCI: 00:1c.2 child on link 0 PCI: 03:00.0 | |
PCI: 00:1c.2 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c | |
PCI: 00:1c.2 resource base efffffff size 0 align 20 gran 20 limit efffffff flags 60081202 index 24 | |
PCI: 00:1c.2 resource base e0600000 size 100000 align 20 gran 20 limit efffffff flags 60080202 index 20 | |
PCI: 03:00.0 | |
PCI: 03:00.0 resource base e0600000 size 1000 align 12 gran 12 limit efffffff flags 60000200 index 10 | |
PCI: 00:1c.3 | |
PCI: 00:1c.4 | |
PCI: 00:1c.5 | |
PCI: 00:1c.6 | |
PCI: 00:1c.7 | |
PCI: 00:1d.0 | |
PCI: 00:1d.0 resource base e0705c00 size 400 align 10 gran 10 limit efffffff flags 60000200 index 10 | |
PCI: 00:1e.0 | |
PCI: 00:1f.0 child on link 0 PNP: 00ff.1 | |
PCI: 00:1f.0 resource base 0 size 1000 align 0 gran 0 limit 0 flags c0040100 index 10000000 | |
PCI: 00:1f.0 resource base ff800000 size 800000 align 0 gran 0 limit 0 flags c0040200 index 10000100 | |
PCI: 00:1f.0 resource base fec00000 size 1000 align 0 gran 0 limit 0 flags c0000200 index 3 | |
PNP: 00ff.1 | |
PNP: 00ff.0 | |
PCI: 00:1f.2 | |
PCI: 00:1f.2 resource base 2060 size 8 align 3 gran 3 limit ffff flags 60000100 index 10 | |
PCI: 00:1f.2 resource base 2070 size 4 align 2 gran 2 limit ffff flags 60000100 index 14 | |
PCI: 00:1f.2 resource base 2068 size 8 align 3 gran 3 limit ffff flags 60000100 index 18 | |
PCI: 00:1f.2 resource base 2074 size 4 align 2 gran 2 limit ffff flags 60000100 index 1c | |
PCI: 00:1f.2 resource base 2040 size 20 align 5 gran 5 limit ffff flags 60000100 index 20 | |
PCI: 00:1f.2 resource base e0705000 size 800 align 11 gran 11 limit efffffff flags 60000200 index 24 | |
PCI: 00:1f.3 | |
PCI: 00:1f.3 resource base 400 size 20 align 0 gran 0 limit 41f flags f0000100 index 20 | |
PCI: 00:1f.3 resource base e0706000 size 100 align 8 gran 8 limit efffffff flags 60000201 index 10 | |
PCI: 00:1f.5 | |
PCI: 00:1f.6 | |
PCI: 00:1f.6 resource base e0704000 size 1000 align 12 gran 12 limit efffffff flags 60000201 index 10 | |
Done allocating resources. | |
BS: Exiting BS_DEV_RESOURCES state. | |
BS: Entering BS_DEV_ENABLE state. | |
POST: 0x74 | |
Enabling resources... | |
PCI: 00:00.0 subsystem <- 0000/0000 | |
PCI: 00:00.0 cmd <- 06 | |
PCI: 00:02.0 subsystem <- 0000/0000 | |
PCI: 00:02.0 cmd <- 03 | |
PCI: 00:16.0 subsystem <- 0000/0000 | |
PCI: 00:16.0 cmd <- 02 | |
PCI: 00:1a.0 subsystem <- 0000/0000 | |
PCI: 00:1a.0 cmd <- 106 | |
PCI: 00:1b.0 subsystem <- 0000/0000 | |
PCI: 00:1b.0 cmd <- 102 | |
PCI: 00:1c.0 bridge ctrl <- 0003 | |
PCI: 00:1c.0 subsystem <- 0000/0000 | |
PCI: 00:1c.0 cmd <- 106 | |
PCI: 00:1c.1 bridge ctrl <- 0003 | |
PCI: 00:1c.1 subsystem <- 0000/0000 | |
PCI: 00:1c.1 cmd <- 107 | |
PCI: 00:1c.2 bridge ctrl <- 0003 | |
PCI: 00:1c.2 subsystem <- 0000/0000 | |
PCI: 00:1c.2 cmd <- 106 | |
PCI: 00:1d.0 subsystem <- 0000/0000 | |
PCI: 00:1d.0 cmd <- 106 | |
pch_decode_init | |
PCI: 00:1f.0 subsystem <- 0000/0000 | |
PCI: 00:1f.0 cmd <- 107 | |
PCI: 00:1f.2 subsystem <- 0000/0000 | |
PCI: 00:1f.2 cmd <- 03 | |
PCI: 00:1f.3 subsystem <- 0000/0000 | |
PCI: 00:1f.3 cmd <- 103 | |
PCI: 00:1f.6 subsystem <- 0000/0000 | |
PCI: 00:1f.6 cmd <- 02 | |
PCI: 01:00.0 cmd <- 02 | |
PCI: 02:00.0 cmd <- 03 | |
PCI: 03:00.0 cmd <- 02 | |
done. | |
BS: Exiting BS_DEV_ENABLE state. | |
BS: Entering BS_DEV_INIT state. | |
POST: 0x75 | |
Initializing devices... | |
Root Device init | |
Butterfly EC Init | |
EC version: 820DG1 | |
Located 'keyboard_layout' in VPD | |
Setting Keyboard type in EC to English. | |
Located 'ethernet_mac' in VPD | |
Realtek NIC io_base = 0x1000 | |
Programming MAC Address | |
POST: 0x75 | |
CPU_CLUSTER: 0 init | |
start_eip=0x00001000, code_size=0x00000031 | |
Installing SMM handler to 0xad000000 | |
Installing IED header to 0xad400000 | |
Initializing SMM handler... ... pmbase = 0x0500 | |
SMI_STS: MCSMI PM1 | |
PM1_STS: WAK | |
GPE0_STS: GPIO15 GPIO13 GPIO12 GPIO11 GPIO10 GPIO9 GPIO8 GPIO5 GPIO4 GPIO3 GPIO2 GPIO1 GPIO0 | |
ALT_GP_SMI_STS: GPI15 GPI13 GPI12 GPI11 GPI10 GPI9 GPI8 GPI5 GPI4 GPI3 GPI2 GPI1 GPI0 | |
TCO_STS: | |
... raise SMI# | |
Initializing CPU #0 | |
CPU: vendor Intel device 206a7 | |
CPU: family 06, model 2a, stepping 07 | |
POST: 0x60 | |
Enabling cache | |
microcode: sig=0x206a7 pf=0x10 revision=0x28 | |
CPU: Intel(R) Celeron(R) CPU 847 @ 1.10GHz. | |
MTRR: Physical address space: | |
0x0000000000000000 - 0x00000000000a0000 size 0x000a0000 type 6 | |
0x00000000000a0000 - 0x00000000000c0000 size 0x00020000 type 0 | |
0x00000000000c0000 - 0x00000000ad000000 size 0xacf40000 type 6 | |
0x00000000ad000000 - 0x00000000d0000000 size 0x23000000 type 0 | |
0x00000000d0000000 - 0x00000000e0000000 size 0x10000000 type 1 | |
0x00000000e0000000 - 0x00000000ff800000 size 0x1f800000 type 0 | |
0x00000000ff800000 - 0x0000000100000000 size 0x00800000 type 5 | |
0x0000000100000000 - 0x000000014f600000 size 0x4f600000 type 6 | |
MTRR addr 0x0-0x10 set to 6 type @ 0 | |
MTRR addr 0x10-0x20 set to 6 type @ 1 | |
MTRR addr 0x20-0x30 set to 6 type @ 2 | |
MTRR addr 0x30-0x40 set to 6 type @ 3 | |
MTRR addr 0x40-0x50 set to 6 type @ 4 | |
MTRR addr 0x50-0x60 set to 6 type @ 5 | |
MTRR addr 0x60-0x70 set to 6 type @ 6 | |
MTRR addr 0x70-0x80 set to 6 type @ 7 | |
MTRR addr 0x80-0x84 set to 6 type @ 8 | |
MTRR addr 0x84-0x88 set to 6 type @ 9 | |
MTRR addr 0x88-0x8c set to 6 type @ 10 | |
MTRR addr 0x8c-0x90 set to 6 type @ 11 | |
MTRR addr 0x90-0x94 set to 6 type @ 12 | |
MTRR addr 0x94-0x98 set to 6 type @ 13 | |
MTRR addr 0x98-0x9c set to 6 type @ 14 | |
MTRR addr 0x9c-0xa0 set to 6 type @ 15 | |
MTRR addr 0xa0-0xa4 set to 0 type @ 16 | |
MTRR addr 0xa4-0xa8 set to 0 type @ 17 | |
MTRR addr 0xa8-0xac set to 0 type @ 18 | |
MTRR addr 0xac-0xb0 set to 0 type @ 19 | |
MTRR addr 0xb0-0xb4 set to 0 type @ 20 | |
MTRR addr 0xb4-0xb8 set to 0 type @ 21 | |
MTRR addr 0xb8-0xbc set to 0 type @ 22 | |
MTRR addr 0xbc-0xc0 set to 0 type @ 23 | |
MTRR addr 0xc0-0xc1 set to 6 type @ 24 | |
MTRR addr 0xc1-0xc2 set to 6 type @ 25 | |
MTRR addr 0xc2-0xc3 set to 6 type @ 26 | |
MTRR addr 0xc3-0xc4 set to 6 type @ 27 | |
MTRR addr 0xc4-0xc5 set to 6 type @ 28 | |
MTRR addr 0xc5-0xc6 set to 6 type @ 29 | |
MTRR addr 0xc6-0xc7 set to 6 type @ 30 | |
MTRR addr 0xc7-0xc8 set to 6 type @ 31 | |
MTRR addr 0xc8-0xc9 set to 6 type @ 32 | |
MTRR addr 0xc9-0xca set to 6 type @ 33 | |
MTRR addr 0xca-0xcb set to 6 type @ 34 | |
MTRR addr 0xcb-0xcc set to 6 type @ 35 | |
MTRR addr 0xcc-0xcd set to 6 type @ 36 | |
MTRR addr 0xcd-0xce set to 6 type @ 37 | |
MTRR addr 0xce-0xcf set to 6 type @ 38 | |
MTRR addr 0xcf-0xd0 set to 6 type @ 39 | |
MTRR addr 0xd0-0xd1 set to 6 type @ 40 | |
MTRR addr 0xd1-0xd2 set to 6 type @ 41 | |
MTRR addr 0xd2-0xd3 set to 6 type @ 42 | |
MTRR addr 0xd3-0xd4 set to 6 type @ 43 | |
MTRR addr 0xd4-0xd5 set to 6 type @ 44 | |
MTRR addr 0xd5-0xd6 set to 6 type @ 45 | |
MTRR addr 0xd6-0xd7 set to 6 type @ 46 | |
MTRR addr 0xd7-0xd8 set to 6 type @ 47 | |
MTRR addr 0xd8-0xd9 set to 6 type @ 48 | |
MTRR addr 0xd9-0xda set to 6 type @ 49 | |
MTRR addr 0xda-0xdb set to 6 type @ 50 | |
MTRR addr 0xdb-0xdc set to 6 type @ 51 | |
MTRR addr 0xdc-0xdd set to 6 type @ 52 | |
MTRR addr 0xdd-0xde set to 6 type @ 53 | |
MTRR addr 0xde-0xdf set to 6 type @ 54 | |
MTRR addr 0xdf-0xe0 set to 6 type @ 55 | |
MTRR addr 0xe0-0xe1 set to 6 type @ 56 | |
MTRR addr 0xe1-0xe2 set to 6 type @ 57 | |
MTRR addr 0xe2-0xe3 set to 6 type @ 58 | |
MTRR addr 0xe3-0xe4 set to 6 type @ 59 | |
MTRR addr 0xe4-0xe5 set to 6 type @ 60 | |
MTRR addr 0xe5-0xe6 set to 6 type @ 61 | |
MTRR addr 0xe6-0xe7 set to 6 type @ 62 | |
MTRR addr 0xe7-0xe8 set to 6 type @ 63 | |
MTRR addr 0xe8-0xe9 set to 6 type @ 64 | |
MTRR addr 0xe9-0xea set to 6 type @ 65 | |
MTRR addr 0xea-0xeb set to 6 type @ 66 | |
MTRR addr 0xeb-0xec set to 6 type @ 67 | |
MTRR addr 0xec-0xed set to 6 type @ 68 | |
MTRR addr 0xed-0xee set to 6 type @ 69 | |
MTRR addr 0xee-0xef set to 6 type @ 70 | |
MTRR addr 0xef-0xf0 set to 6 type @ 71 | |
MTRR addr 0xf0-0xf1 set to 6 type @ 72 | |
MTRR addr 0xf1-0xf2 set to 6 type @ 73 | |
MTRR addr 0xf2-0xf3 set to 6 type @ 74 | |
MTRR addr 0xf3-0xf4 set to 6 type @ 75 | |
MTRR addr 0xf4-0xf5 set to 6 type @ 76 | |
MTRR addr 0xf5-0xf6 set to 6 type @ 77 | |
MTRR addr 0xf6-0xf7 set to 6 type @ 78 | |
MTRR addr 0xf7-0xf8 set to 6 type @ 79 | |
MTRR addr 0xf8-0xf9 set to 6 type @ 80 | |
MTRR addr 0xf9-0xfa set to 6 type @ 81 | |
MTRR addr 0xfa-0xfb set to 6 type @ 82 | |
MTRR addr 0xfb-0xfc set to 6 type @ 83 | |
MTRR addr 0xfc-0xfd set to 6 type @ 84 | |
MTRR addr 0xfd-0xfe set to 6 type @ 85 | |
MTRR addr 0xfe-0xff set to 6 type @ 86 | |
MTRR addr 0xff-0x100 set to 6 type @ 87 | |
MTRR: Fixed MSR 0x250 0x0606060606060606 | |
MTRR: Fixed MSR 0x258 0x0606060606060606 | |
MTRR: Fixed MSR 0x259 0x0000000000000000 | |
MTRR: Fixed MSR 0x268 0x0606060606060606 | |
MTRR: Fixed MSR 0x269 0x0606060606060606 | |
MTRR: Fixed MSR 0x26a 0x0606060606060606 | |
MTRR: Fixed MSR 0x26b 0x0606060606060606 | |
MTRR: Fixed MSR 0x26c 0x0606060606060606 | |
MTRR: Fixed MSR 0x26d 0x0606060606060606 | |
MTRR: Fixed MSR 0x26e 0x0606060606060606 | |
MTRR: Fixed MSR 0x26f 0x0606060606060606 | |
call enable_fixed_mtrr() | |
MTRR: default type WB/UC MTRR counts: 12/8. | |
MTRR: UC selected as default type. | |
MTRR: 0 base 0x0000000000000000 mask 0x0000000f80000000 type 6 | |
MTRR: 1 base 0x0000000080000000 mask 0x0000000fe0000000 type 6 | |
MTRR: 2 base 0x00000000a0000000 mask 0x0000000ff0000000 type 6 | |
MTRR: 3 base 0x00000000ad000000 mask 0x0000000fff000000 type 0 | |
MTRR: 4 base 0x00000000ae000000 mask 0x0000000ffe000000 type 0 | |
MTRR: 5 base 0x00000000d0000000 mask 0x0000000ff0000000 type 1 | |
MTRR: 6 base 0x00000000ff800000 mask 0x0000000fff800000 type 0 | |
MTRR: 7 base 0x0000000100000000 mask 0x0000000f00000000 type 6 | |
MTRR check | |
Fixed MTRRs : Enabled | |
Variable MTRRs: Enabled | |
POST: 0x93 | |
Setting up local apic... apic_id: 0x00 done. | |
POST: 0x9b | |
Disabling VMX | |
model_x06ax: energy policy set to 6 | |
model_x06ax: frequency set to 1100 | |
Turbo is unavailable | |
CPU: 0 has 2 cores, 1 threads per core | |
CPU: 0 has core 2 | |
CPU1: stack_base 00165000, stack_end 00165ff8 | |
Asserting INIT. | |
Waiting for send to finish... | |
+Deasserting INIT. | |
Waiting for send to finish... | |
+#startup loops: 2. | |
Sending STARTUP #1 to 2. | |
After apic_write. | |
Initializing CPU #1 | |
Startup point 1. | |
Waiting for send to finish... | |
+CPU: vendor Intel device 206a7 | |
Sending STARTUP #2 to 2. | |
After apic_write. | |
CPU: family 06, model 2a, stepping 07 | |
Startup point 1. | |
Waiting for send to finish... | |
+POST: 0x60After Startup. | |
CPU #0 initialized | |
Waiting for 1 CPUS to stop | |
Enabling cache | |
microcode: sig=0x206a7 pf=0x10 revision=0x0 | |
microcode: updated to revision 0x28 date=2012-04-24 | |
CPU: Intel(R) Celeron(R) CPU 847 @ 1.10GHz. | |
MTRR: Fixed MSR 0x250 0x0606060606060606 | |
MTRR: Fixed MSR 0x258 0x0606060606060606 | |
MTRR: Fixed MSR 0x259 0x0000000000000000 | |
MTRR: Fixed MSR 0x268 0x0606060606060606 | |
MTRR: Fixed MSR 0x269 0x0606060606060606 | |
MTRR: Fixed MSR 0x26a 0x0606060606060606 | |
MTRR: Fixed MSR 0x26b 0x0606060606060606 | |
MTRR: Fixed MSR 0x26c 0x0606060606060606 | |
MTRR: Fixed MSR 0x26d 0x0606060606060606 | |
MTRR: Fixed MSR 0x26e 0x0606060606060606 | |
MTRR: Fixed MSR 0x26f 0x0606060606060606 | |
call enable_fixed_mtrr() | |
MTRR: 0 base 0x0000000000000000 mask 0x0000000f80000000 type 6 | |
MTRR: 1 base 0x0000000080000000 mask 0x0000000fe0000000 type 6 | |
MTRR: 2 base 0x00000000a0000000 mask 0x0000000ff0000000 type 6 | |
MTRR: 3 base 0x00000000ad000000 mask 0x0000000fff000000 type 0 | |
MTRR: 4 base 0x00000000ae000000 mask 0x0000000ffe000000 type 0 | |
MTRR: 5 base 0x00000000d0000000 mask 0x0000000ff0000000 type 1 | |
MTRR: 6 base 0x00000000ff800000 mask 0x0000000fff800000 type 0 | |
MTRR: 7 base 0x0000000100000000 mask 0x0000000f00000000 type 6 | |
MTRR check | |
Fixed MTRRs : Enabled | |
Variable MTRRs: Enabled | |
POST: 0x93 | |
Setting up local apic... apic_id: 0x02 done. | |
POST: 0x9b | |
Disabling VMX | |
model_x06ax: energy policy set to 6 | |
model_x06ax: frequency set to 1100 | |
CPU #1 initialized | |
All AP CPUs stopped (4273 loops) | |
CPU1: stack: 00165000 - 00166000, lowest used address 00165c5c, stack used: 932 bytes | |
POST: 0x75 | |
POST: 0x75 | |
POST: 0x75 | |
POST: 0x75 | |
POST: 0x75 | |
PCI: 00:00.0 init | |
Set BIOS_RESET_CPL | |
CPU TDP: 17 Watts | |
POST: 0x75 | |
POST: 0x75 | |
PCI: 00:02.0 init | |
GT Power Management Init | |
SNB GT1 Power Meter Weights | |
GT Power Management Init (post VBIOS) | |
POST: 0x75 | |
POST: 0x75 | |
PCI: 00:16.0 init | |
ME: BIOS path: S3 Wake | |
PCI: 00:16.0: Disabling device | |
POST: 0x75 | |
POST: 0x75 | |
POST: 0x75 | |
POST: 0x75 | |
POST: 0x75 | |
PCI: 00:1a.0 init | |
EHCI: Setting up controller.. done. | |
POST: 0x75 | |
PCI: 00:1b.0 init | |
Azalia: base = e0700000 | |
Azalia: codec_mask = 09 | |
Azalia: Initializing codec #3 | |
Azalia: codec viddid: 80862806 | |
Azalia: verb_size: 16 | |
Azalia: verb loaded. | |
Azalia: Initializing codec #0 | |
Azalia: codec viddid: 111d76e5 | |
Azalia: verb_size: 460 | |
Azalia: verb loaded. | |
POST: 0x75 | |
PCI: 00:1c.0 init | |
Initializing PCH PCIe bridge. | |
POST: 0x75 | |
PCI: 00:1c.1 init | |
Initializing PCH PCIe bridge. | |
POST: 0x75 | |
PCI: 00:1c.2 init | |
Initializing PCH PCIe bridge. | |
POST: 0x75 | |
POST: 0x75 | |
POST: 0x75 | |
POST: 0x75 | |
POST: 0x75 | |
POST: 0x75 | |
PCI: 00:1d.0 init | |
EHCI: Setting up controller.. done. | |
POST: 0x75 | |
POST: 0x75 | |
PCI: 00:1f.0 init | |
pch: lpc_init | |
IOAPIC: Initializing IOAPIC at 0xfec00000 | |
IOAPIC: Bootstrap Processor Local APIC = 0x00 | |
IOAPIC: ID = 0x02 | |
IOAPIC: Dumping registers | |
reg 0x0000: 0x02000000 | |
reg 0x0001: 0x00170020 | |
reg 0x0002: 0x00170020 | |
Set power off after power failure. | |
NMI sources enabled. | |
PantherPoint PM init | |
rtc_failed = 0x0 | |
i8259_configure_irq_trigger: current interrupts are 0x0 | |
i8259_configure_irq_trigger: try to set interrupts 0x200 | |
Enabling BIOS updates outside of SMM... Locking SMM. | |
POST: 0x75 | |
PCI: 00:1f.2 init | |
SATA: Initializing... | |
SATA: Controller in AHCI mode. | |
ABAR: E0705000 | |
POST: 0x75 | |
PCI: 00:1f.3 init | |
POST: 0x75 | |
POST: 0x75 | |
PCI: 00:1f.6 init | |
POST: 0x75 | |
PCI: 01:00.0 init | |
POST: 0x75 | |
PCI: 02:00.0 init | |
POST: 0x75 | |
PCI: 03:00.0 init | |
POST: 0x75 | |
POST: 0x75 | |
PNP: 00ff.0 init | |
Quanta EnE KB3940Q: Initializing keyboard. | |
Devices initialized | |
Show all devs...After init. | |
Root Device: enabled 1 | |
CPU_CLUSTER: 0: enabled 1 | |
APIC: 00: enabled 1 | |
APIC: acac: enabled 0 | |
DOMAIN: 0000: enabled 1 | |
PCI: 00:00.0: enabled 1 | |
PCI: 00:01.0: enabled 0 | |
PCI: 00:02.0: enabled 1 | |
PCI: 00:14.0: enabled 0 | |
PCI: 00:16.0: enabled 0 | |
PCI: 00:16.1: enabled 0 | |
PCI: 00:16.2: enabled 0 | |
PCI: 00:16.3: enabled 0 | |
PCI: 00:19.0: enabled 0 | |
PCI: 00:1a.0: enabled 1 | |
PCI: 00:1b.0: enabled 1 | |
PCI: 00:1c.0: enabled 1 | |
PCI: 00:1c.1: enabled 1 | |
PCI: 00:1c.2: enabled 1 | |
PCI: 00:1c.3: enabled 0 | |
PCI: 00:1c.4: enabled 0 | |
PCI: 00:1c.5: enabled 0 | |
PCI: 00:1c.6: enabled 0 | |
PCI: 00:1c.7: enabled 0 | |
PCI: 00:1d.0: enabled 1 | |
PCI: 00:1e.0: enabled 0 | |
PCI: 00:1f.0: enabled 1 | |
PNP: 00ff.1: enabled 1 | |
PCI: 00:1f.2: enabled 1 | |
PCI: 00:1f.3: enabled 1 | |
PCI: 00:1f.5: enabled 0 | |
PCI: 00:1f.6: enabled 1 | |
PCI: 01:00.0: enabled 1 | |
PCI: 02:00.0: enabled 1 | |
PCI: 03:00.0: enabled 1 | |
PNP: 00ff.0: enabled 1 | |
APIC: 02: enabled 1 | |
BS: Exiting BS_DEV_INIT state. | |
BS: Entering BS_POST_DEVICE state. | |
CBMEM region acec0000-acffffff (cbmem_reinit) | |
ok | |
POST: 0x76 | |
Finalize devices... | |
Devices finalized | |
BS: Exiting BS_POST_DEVICE state. | |
BS: Entering BS_OS_RESUME_CHECK state. | |
POST: 0x77 | |
Trying to find the wakeup vector... | |
Looking on 000fdbc0 for valid checksum | |
Checksum 1 passed | |
Checksum 2 passed all OK | |
RSDP found at 000fdbc0 | |
RSDT found at aced1430 ends at aced1468 | |
FADT found at aced48a0 | |
FACS found at aced1610 | |
OS waking vector is 0009a1d0 | |
BS: Exiting BS_OS_RESUME_CHECK state. | |
BS: Entering BS_OS_RESUME state. | |
POST: 0x78 | |
Restore GNVS pointer to 0xaced4a80 | |
POST: 0xfd | |