blob: 49f300444b61b7b70af7804482b873c002a114af [file] [log] [blame]
coreboot-4.0-5607-g1315730 Die Mär 4 00:44:32 CET 2014 starting...
PM1_CNT: 00001c00
SMBus controller enabled.
Intel ME early init
Intel ME firmware is ready
ME: Requested 32MB UMA
SMBus controller enabled.
find_current_mrc_cache_local: No valid MRC cache found.
Timings:
channel 0, slot 0, rank 0
lane 0: 20 (20) 71 (7c) 5a (5a) 78 (78)
lane 1: 20 (20) 67 (72) 56 (56) 73 (73)
lane 2: 20 (20) 7f (8a) 6e (6e) 8b (8b)
lane 3: 20 (20) 5b (66) 45 (45) 63 (63)
lane 4: 20 (20) c1 (cc) a2 (a2) be (be)
lane 5: 20 (20) a5 (b0) 76 (76) 91 (91)
lane 6: 20 (20) b3 (be) 90 (90) af (af)
lane 7: 20 (20) b1 (bc) 81 (81) 9c (9c)
lane 8: 15 (20) 100 (10b) 80 (80) 80 (80)
channel 0, slot 0, rank 1
lane 0: 20 (20) 71 (7c) 58 (58) 74 (74)
lane 1: 20 (20) 6b (76) 52 (52) 6f (6f)
lane 2: 20 (20) 81 (8c) 6d (6d) 8a (8a)
lane 3: 20 (20) 58 (63) 43 (43) 62 (62)
lane 4: 20 (20) c1 (cc) a1 (a1) bc (bc)
lane 5: 20 (20) a4 (af) 75 (75) 91 (91)
lane 6: 20 (20) b0 (bb) 8e (8e) ad (ad)
lane 7: 20 (20) b0 (bb) 7f (7f) 9a (9a)
lane 8: 15 (20) 100 (10b) 80 (80) 80 (80)
channel 1, slot 0, rank 0
lane 0: 20 (20) 9b (a6) 62 (62) 7f (7f)
lane 1: 20 (20) 92 (9d) 59 (59) 75 (75)
lane 2: 20 (20) a7 (b2) 73 (73) 90 (90)
lane 3: 20 (20) 7e (89) 4e (4e) 6c (6c)
lane 4: 20 (20) ed (f8) b1 (b1) ce (ce)
lane 5: 20 (20) c6 (d1) 80 (80) 9e (9e)
lane 6: 20 (20) dc (e7) 99 (99) b4 (b4)
lane 7: 20 (20) d4 (df) 89 (89) a4 (a4)
lane 8: 15 (20) 100 (10b) 80 (80) 80 (80)
channel 1, slot 0, rank 1
lane 0: 20 (20) 9c (a7) 62 (62) 7f (7f)
lane 1: 20 (20) 94 (9f) 59 (59) 76 (76)
lane 2: 20 (20) a8 (b3) 73 (73) 90 (90)
lane 3: 20 (20) 81 (8c) 4d (4d) 6b (6b)
lane 4: 20 (20) ee (f9) b1 (b1) ce (ce)
lane 5: 20 (20) c5 (d0) 80 (80) 9e (9e)
lane 6: 20 (20) dd (e8) 9b (9b) b7 (b7)
lane 7: 20 (20) d4 (df) 8b (8b) a6 (a6)
lane 8: 15 (20) 100 (10b) 80 (80) 80 (80)
[178] = 38 (0)
[10b] = 0 (0)
Timings:
channel 0, slot 0, rank 0
lane 0: 20 (20) 7c (7c) 5a (5a) 78 (78)
lane 1: 20 (20) 72 (72) 56 (56) 73 (73)
lane 2: 20 (20) 8a (8a) 6e (6e) 8b (8b)
lane 3: 20 (20) 66 (66) 45 (45) 63 (63)
lane 4: 20 (20) cc (cc) a2 (a2) be (be)
lane 5: 20 (20) b0 (b0) 76 (76) 91 (91)
lane 6: 20 (20) be (be) 90 (90) af (af)
lane 7: 20 (20) bc (bc) 81 (81) 9c (9c)
lane 8: 15 (20) 100 (10b) 80 (80) 80 (80)
channel 0, slot 0, rank 1
lane 0: 20 (20) 7c (7c) 58 (58) 74 (74)
lane 1: 20 (20) 76 (76) 52 (52) 6f (6f)
lane 2: 20 (20) 8c (8c) 6d (6d) 8a (8a)
lane 3: 20 (20) 63 (63) 43 (43) 62 (62)
lane 4: 20 (20) cc (cc) a1 (a1) bc (bc)
lane 5: 20 (20) af (af) 75 (75) 91 (91)
lane 6: 20 (20) bb (bb) 8e (8e) ad (ad)
lane 7: 20 (20) bb (bb) 7f (7f) 9a (9a)
lane 8: 15 (20) 100 (10b) 80 (80) 80 (80)
channel 1, slot 0, rank 0
lane 0: 20 (20) a6 (a6) 62 (62) 7f (7f)
lane 1: 20 (20) 9d (9d) 59 (59) 75 (75)
lane 2: 20 (20) b2 (b2) 73 (73) 90 (90)
lane 3: 20 (20) 89 (89) 4e (4e) 6c (6c)
lane 4: 20 (20) f8
*** Log truncated, 62479 characters dropped. ***
Adding CBMEM entry as no. 3
Adding CBMEM entry as no. 4
Relocate MRC DATA from ff7ff148 to bf6e0600 (1472 bytes)
ME: FW Partition Table : OK
ME: Bringup Loader Failure : NO
ME: Firmware Init Complete : NO
ME: Manufacturing Mode : NO
ME: Boot Options Present : NO
ME: Update In Progress : NO
ME: Current Working State : Normal
ME: Current Operation State : Bring up
ME: Current Operation Mode : Normal
ME: Error Code : No Error
ME: Progress Phase : BUP Phase
ME: Power Management Event : Clean Moff->Mx wake
ME: Progress Phase State : 0x41
Adding CBMEM entry as no. 5
Trying CBFS ramstage loader.
CBFS: loading stage fallback/coreboot_ram @ 0x100000 (454712 bytes), entry @ 0x100000
coreboot-4.0-5607-g1315730 Die Mär 4 00:44:32 CET 2014 booting...
clocks_per_usec: 2660
BS: Entering BS_PRE_DEVICE state.
BS: Exiting BS_PRE_DEVICE state.
BS: Entering BS_DEV_INIT_CHIPS state.
BS: Exiting BS_DEV_INIT_CHIPS state.
BS: Entering BS_DEV_ENUMERATE state.
Enumerating buses...
Show all devs...Before device enumeration.
Root Device: enabled 1
PNP: 00ff.1: enabled 1
PNP: 00ff.2: enabled 1
CPU_CLUSTER: 0: enabled 1
APIC: 00: enabled 1
DOMAIN: 0000: enabled 1
PCI: 00:00.0: enabled 1
PCI: 00:02.0: enabled 1
PCI: 00:16.2: enabled 1
PCI: 00:19.0: enabled 1
PCI: 00:1a.0: enabled 1
PCI: 00:1b.0: enabled 1
PCI: 00:1c.0: enabled 1
PCI: 00:1c.3: enabled 1
PCI: 00:1c.4: enabled 1
PCI: 00:1d.0: enabled 1
PCI: 00:1f.0: enabled 1
PCI: 00:1f.2: enabled 1
PCI: 00:1f.3: enabled 1
I2C: 00:54: enabled 1
I2C: 00:55: enabled 1
I2C: 00:56: enabled 1
I2C: 00:57: enabled 1
I2C: 00:5c: enabled 1
I2C: 00:5d: enabled 1
I2C: 00:5e: enabled 1
I2C: 00:5f: enabled 1
Compare with tree...
Root Device: enabled 1
PNP: 00ff.1: enabled 1
PNP: 00ff.2: enabled 1
CPU_CLUSTER: 0: enabled 1
APIC: 00: enabled 1
DOMAIN: 0000: enabled 1
PCI: 00:00.0: enabled 1
PCI: 00:02.0: enabled 1
PCI: 00:16.2: enabled 1
PCI: 00:19.0: enabled 1
PCI: 00:1a.0: enabled 1
PCI: 00:1b.0: enabled 1
PCI: 00:1c.0: enabled 1
PCI: 00:1c.3: enabled 1
PCI: 00:1c.4: enabled 1
PCI: 00:1d.0: enabled 1
PCI: 00:1f.0: enabled 1
PCI: 00:1f.2: enabled 1
PCI: 00:1f.3: enabled 1
I2C: 00:54: enabled 1
I2C: 00:55: enabled 1
I2C: 00:56: enabled 1
I2C: 00:57: enabled 1
I2C: 00:5c: enabled 1
I2C: 00:5d: enabled 1
I2C: 00:5e: enabled 1
I2C: 00:5f: enabled 1
... pmbase = 0x0500
scan_static_bus for Root Device
PNP: 00ff.1 enabled
recv_ec_data: 0x36
recv_ec_data: 0x51
recv_ec_data: 0x48
recv_ec_data: 0x54
recv_ec_data: 0x33
recv_ec_data: 0x31
recv_ec_data: 0x57
recv_ec_data: 0x57
recv_ec_data: 0x12
recv_ec_data: 0x03
recv_ec_data: 0x20
recv_ec_data: 0x11
EC Firmware ID 6QHT31WW-3.18, Version 2.01B
recv_ec_data: 0x00
recv_ec_data: 0x10
recv_ec_data: 0x20
recv_ec_data: 0x30
recv_ec_data: 0x00
recv_ec_data: 0xa6
recv_ec_data: 0x01
recv_ec_data: 0x70
dock is not connected
PNP: 00ff.2 enabled
CPU_CLUSTER: 0 enabled
DOMAIN: 0000 enabled
DOMAIN: 0000 scanning...
PCI: pci_scan_bus for bus 00
PCI: 00:00.0 [8086/0044] ops
Normal boot.
PCI: 00:00.0 [8086/0044] enabled
Capability: type 0x0d @ 0x88
Capability: type 0x01 @ 0x80
Capability: type 0x05 @ 0x90
Capability: type 0x10 @ 0xa0
Capability: type 0x0d @ 0x88
Capability: type 0x01 @ 0x80
Capability: type 0x05 @ 0x90
Capability: type 0x10 @ 0xa0
PCI: 00:01.0 subordinate bus PCI Express
PCI: 00:01.0 [8086/0045] enabled
PCI: 00:02.0 [8086/0000] ops
PCI: 00:02.0 [8086/0046] enabled
PCI: 00:16.0 [8086/0000] bus ops
PCI: 00:16.0 [8086/3b64] enabled
PCI: Static device PCI: 00:16.2 not found, disabling it.
PCI: 00:19.0 [8086/10ea] enabled
PCI: 00:1a.0 [8086/0000] ops
PCI: 00:1a.0 [8086/3b3c] enabled
PCI: 00:1b.0 [8086/0000] ops
PCI: 00:1b.0 [8086/3b56] enabled
Capability: type 0x10 @ 0x40
Capability: type 0x05 @ 0x80
Capability: type 0x0d @ 0x90
Capability: type 0x01 @ 0xa0
Capability: type 0x10 @ 0x40
PCI: 00:1c.0 subordinate bus PCI Express
PCI: 00:1c.0 [8086/3b42] enabled
Capability: type 0x10 @ 0x40
Capability: type 0x05 @ 0x80
Capability: type 0x0d @ 0x90
Capability: type 0x01 @ 0xa0
Capability: type 0x10 @ 0x40
PCI: 00:1c.3 subordinate bus PCI Express
PCI: 00:1c.3 [8086/3b48] enabled
Capability: type 0x10 @ 0x40
Capability: type 0x05 @ 0x80
Capability: type 0x0d @ 0x90
Capability: type 0x01 @ 0xa0
Capability: type 0x10 @ 0x40
PCI: 00:1c.4 subordinate bus PCI Express
PCI: 00:1c.4 [8086/3b4a] enabled
PCI: 00:1d.0 [8086/0000] ops
PCI: 00:1d.0 [8086/3b34] enabled
PCI: 00:1e.0 [8086/2448] bus ops
PCI: 00:1e.0 [8086/2448] enabled
PCI: 00:1f.0 [8086/0000] bus ops
PCI: 00:1f.0 [8086/3b07] enabled
PCI: 00:1f.2 [8086/0000] ops
PCI: 00:1f.2 [8086/3b2e] enabled
PCI: 00:1f.3 [8086/0000] bus ops
PCI: 00:1f.3 [8086/3b30] enabled
PCI: 00:1f.6 [8086/0000] ops
PCI: 00:1f.6 [8086/3b32] enabled
do_pci_scan_bridge for PCI: 00:01.0
PCI: pci_scan_bus for bus 01
PCI: pci_scan_bus returning with max=001
do_pci_scan_bridge returns max 1
scan_static_bus for PCI: 00:16.0
scan_static_bus for PCI: 00:16.0 done
do_pci_scan_bridge for PCI: 00:1c.0
PCI: pci_scan_bus for bus 02
PCI: pci_scan_bus returning with max=002
do_pci_scan_bridge returns max 2
do_pci_scan_bridge for PCI: 00:1c.3
PCI: pci_scan_bus for bus 03
PCI: pci_scan_bus returning with max=003
do_pci_scan_bridge returns max 3
do_pci_scan_bridge for PCI: 00:1c.4
PCI: pci_scan_bus for bus 04
PCI: 04:00.0 [8086/4238] enabled
PCI: pci_scan_bus returning with max=004
Capability: type 0x01 @ 0xc8
Capability: type 0x05 @ 0xd0
Capability: type 0x10 @ 0xe0
Capability: type 0x10 @ 0x40
Enabling Common Clock Configuration
ASPM: Enabled L0s and L1
do_pci_scan_bridge returns max 4
do_pci_scan_bridge for PCI: 00:1e.0
PCI: pci_scan_bus for bus 05
PCI: pci_scan_bus returning with max=005
do_pci_scan_bridge returns max 5
scan_static_bus for PCI: 00:1f.0
scan_static_bus for PCI: 00:1f.0 done
scan_static_bus for PCI: 00:1f.3
smbus: PCI: 00:1f.3[0]->I2C: 01:54 enabled
smbus: PCI: 00:1f.3[0]->I2C: 01:55 enabled
smbus: PCI: 00:1f.3[0]->I2C: 01:56 enabled
smbus: PCI: 00:1f.3[0]->I2C: 01:57 enabled
smbus: PCI: 00:1f.3[0]->I2C: 01:5c enabled
smbus: PCI: 00:1f.3[0]->I2C: 01:5d enabled
smbus: PCI: 00:1f.3[0]->I2C: 01:5e enabled
smbus: PCI: 00:1f.3[0]->I2C: 01:5f enabled
scan_static_bus for PCI: 00:1f.3 done
PCI: pci_scan_bus returning with max=005
scan_static_bus for Root Device done
done
BS: Exiting BS_DEV_ENUMERATE state.
BS: Entering BS_DEV_RESOURCES state.
found VGA at PCI: 00:02.0
Setting up VGA for PCI: 00:02.0
Setting PCI_BRIDGE_CTL_VGA for bridge DOMAIN: 0000
Setting PCI_BRIDGE_CTL_VGA for bridge Root Device
Allocating resources...
Reading resources...
Root Device read_resources bus 0 link: 0
PNP: 00ff.1 missing read_resources
PNP: 00ff.2 missing read_resources
CPU_CLUSTER: 0 read_resources bus 0 link: 0
APIC: 00 missing read_resources
CPU_CLUSTER: 0 read_resources bus 0 link: 0 done
DOMAIN: 0000 read_resources bus 0 link: 0
ram_before_4g_top: 0xbf800000
TOUUD: 0x2380
CBMEM region bf6d0000-bf7fffff (cbmem_late_set_table)
PCI: 00:01.0 read_resources bus 1 link: 0
PCI: 00:01.0 read_resources bus 1 link: 0 done
PCI: 00:1c.0 read_resources bus 2 link: 0
PCI: 00:1c.0 read_resources bus 2 link: 0 done
PCI: 00:1c.3 read_resources bus 3 link: 0
PCI: 00:1c.3 read_resources bus 3 link: 0 done
PCI: 00:1c.4 read_resources bus 4 link: 0
PCI: 00:1c.4 read_resources bus 4 link: 0 done
PCI: 00:1e.0 read_resources bus 5 link: 0
PCI: 00:1e.0 read_resources bus 5 link: 0 done
PCI: 00:1f.3 read_resources bus 1 link: 0
PCI: 00:1f.3 read_resources bus 1 link: 0 done
DOMAIN: 0000 read_resources bus 0 link: 0 done
Root Device read_resources bus 0 link: 0 done
Done reading resources.
Show resources in subtree (Root Device)...After reading.
Root Device child on link 0 PNP: 00ff.1
PNP: 00ff.1
PNP: 00ff.1 resource base 15e0 size 10 align 5 gran 5 limit 0 flags 80000100 index 77
PNP: 00ff.2
PNP: 00ff.2 resource base 62 size 0 align 0 gran 0 limit 0 flags c0000100 index 60
PNP: 00ff.2 resource base 66 size 0 align 0 gran 0 limit 0 flags c0000100 index 62
PNP: 00ff.2 resource base 1600 size 0 align 0 gran 0 limit 0 flags c0000100 index 64
PNP: 00ff.2 resource base 1604 size 0 align 0 gran 0 limit 0 flags c0000100 index 66
CPU_CLUSTER: 0 child on link 0 APIC: 00
APIC: 00
DOMAIN: 0000 child on link 0 PCI: 00:00.0
DOMAIN: 0000 resource base 0 size 0 align 0 gran 0 limit ffff flags 40040100 index 10000000
DOMAIN: 0000 resource base 0 size 0 align 0 gran 0 limit ffffffff flags 40040200 index 10000100
PCI: 00:00.0
PCI: 00:00.0 resource base 0 size a0000 align 0 gran 0 limit 0 flags e0004200 index 3
PCI: 00:00.0 resource base c0000 size bf740000 align 0 gran 0 limit 0 flags e0004200 index 4
PCI: 00:00.0 resource base bf800000 size 800000 align 0 gran 0 limit 0 flags f0000200 index 5
PCI: 00:00.0 resource base c1c00000 size 400000 align 0 gran 0 limit 0 flags f0000200 index 6
PCI: 00:00.0 resource base c2000000 size 2000000 align 0 gran 0 limit 0 flags f0000200 index 7
PCI: 00:00.0 resource base 100000000 size 138000000 align 0 gran 0 limit 0 flags e0004200 index 8
PCI: 00:00.0 resource base 1fc000000 size 4000000 align 0 gran 0 limit 0 flags f0004200 index 9
PCI: 00:00.0 resource base e0000000 size 10000000 align 0 gran 0 limit 0 flags f0000200 index a
PCI: 00:00.0 resource base fed00000 size 100000 align 0 gran 0 limit 0 flags f0000200 index b
PCI: 00:00.0 resource base a0000 size 20000 align 0 gran 0 limit 0 flags f0000200 index c
PCI: 00:00.0 resource base c0000 size 40000 align 0 gran 0 limit 0 flags f0004200 index d
PCI: 00:01.0
PCI: 00:01.0 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c
PCI: 00:01.0 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
PCI: 00:01.0 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
PCI: 00:02.0
PCI: 00:02.0 resource base 0 size 400000 align 22 gran 22 limit ffffffffffffffff flags 201 index 10
PCI: 00:02.0 resource base d0000000 size 10000000 align 28 gran 28 limit ffffffffffffffff flags d0001201 index 18
PCI: 00:02.0 resource base 0 size 8 align 3 gran 3 limit ffff flags 100 index 20
PCI: 00:16.0
PCI: 00:16.0 resource base 0 size 10 align 4 gran 4 limit ffffffffffffffff flags 201 index 10
PCI: 00:16.2
PCI: 00:19.0
PCI: 00:19.0 resource base 0 size 20000 align 17 gran 17 limit ffffffff flags 200 index 10
PCI: 00:19.0 resource base 0 size 1000 align 12 gran 12 limit ffffffff flags 200 index 14
PCI: 00:19.0 resource base 0 size 20 align 5 gran 5 limit ffff flags 100 index 18
PCI: 00:1a.0
PCI: 00:1a.0 resource base 0 size 400 align 10 gran 10 limit ffffffff flags 200 index 10
PCI: 00:1b.0
PCI: 00:1b.0 resource base 0 size 4000 align 14 gran 14 limit ffffffffffffffff flags 201 index 10
PCI: 00:1c.0
PCI: 00:1c.0 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c
PCI: 00:1c.0 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
PCI: 00:1c.0 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
PCI: 00:1c.3
PCI: 00:1c.3 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c
PCI: 00:1c.3 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
PCI: 00:1c.3 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
PCI: 00:1c.4 child on link 0 PCI: 04:00.0
PCI: 00:1c.4 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c
PCI: 00:1c.4 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
PCI: 00:1c.4 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
PCI: 04:00.0
PCI: 04:00.0 resource base 0 size 2000 align 13 gran 13 limit ffffffffffffffff flags 201 index 10
PCI: 00:1d.0
PCI: 00:1d.0 resource base 0 size 400 align 10 gran 10 limit ffffffff flags 200 index 10
PCI: 00:1e.0
PCI: 00:1e.0 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c
PCI: 00:1e.0 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
PCI: 00:1e.0 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
PCI: 00:1f.0
PCI: 00:1f.0 resource base 0 size 1000 align 0 gran 0 limit 0 flags c0040100 index 10000000
PCI: 00:1f.0 resource base ff800000 size 800000 align 0 gran 0 limit 0 flags c0040200 index 10000100
PCI: 00:1f.0 resource base fec00000 size 1000 align 0 gran 0 limit 0 flags c0000200 index 3
PCI: 00:1f.0 resource base 1600 size 7c align 0 gran 0 limit 0 flags c0040100 index 10000200
PCI: 00:1f.0 resource base 15e0 size c align 0 gran 0 limit 0 flags c0040100 index 10000300
PCI: 00:1f.0 resource base 1680 size 1c align 0 gran 0 limit 0 flags c0040100 index 10000400
PCI: 00:1f.2
PCI: 00:1f.2 resource base 0 size 8 align 3 gran 3 limit ffff flags 100 index 10
PCI: 00:1f.2 resource base 0 size 4 align 2 gran 2 limit ffff flags 100 index 14
PCI: 00:1f.2 resource base 0 size 8 align 3 gran 3 limit ffff flags 100 index 18
PCI: 00:1f.2 resource base 0 size 4 align 2 gran 2 limit ffff flags 100 index 1c
PCI: 00:1f.2 resource base 0 size 20 align 5 gran 5 limit ffff flags 100 index 20
PCI: 00:1f.2 resource base 0 size 800 align 11 gran 11 limit ffffffff flags 200 index 24
PCI: 00:1f.3 child on link 0 I2C: 01:54
PCI: 00:1f.3 resource base 400 size 20 align 0 gran 0 limit 41f flags f0000100 index 20
PCI: 00:1f.3 resource base 0 size 100 align 8 gran 8 limit ffffffffffffffff flags 201 index 10
I2C: 01:54
I2C: 01:55
I2C: 01:56
I2C: 01:57
I2C: 01:5c
I2C: 01:5d
I2C: 01:5e
I2C: 01:5f
PCI: 00:1f.6
PCI: 00:1f.6 resource base 0 size 1000 align 12 gran 12 limit ffffffffffffffff flags 201 index 10
DOMAIN: 0000 compute_resources_io: base: 0 size: 0 align: 0 gran: 0 limit: ffff
PCI: 00:01.0 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff
PCI: 00:01.0 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done
PCI: 00:1c.0 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff
PCI: 00:1c.0 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done
PCI: 00:1c.3 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff
PCI: 00:1c.3 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done
PCI: 00:1c.4 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff
PCI: 00:1c.4 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done
PCI: 00:1e.0 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff
PCI: 00:1e.0 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done
PCI: 00:19.0 18 * [0x0 - 0x1f] io
PCI: 00:1f.2 20 * [0x20 - 0x3f] io
PCI: 00:02.0 20 * [0x40 - 0x47] io
PCI: 00:1f.2 10 * [0x48 - 0x4f] io
PCI: 00:1f.2 18 * [0x50 - 0x57] io
PCI: 00:1f.2 14 * [0x58 - 0x5b] io
PCI: 00:1f.2 1c * [0x5c - 0x5f] io
DOMAIN: 0000 compute_resources_io: base: 60 size: 60 align: 5 gran: 0 limit: ffff done
DOMAIN: 0000 compute_resources_mem: base: 0 size: 0 align: 0 gran: 0 limit: ffffffff
PCI: 00:01.0 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
PCI: 00:01.0 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
PCI: 00:01.0 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 00:01.0 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
PCI: 00:1c.0 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
PCI: 00:1c.0 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
PCI: 00:1c.0 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 00:1c.0 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
PCI: 00:1c.3 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
PCI: 00:1c.3 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
PCI: 00:1c.3 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 00:1c.3 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
PCI: 00:1c.4 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
PCI: 00:1c.4 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
PCI: 00:1c.4 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 04:00.0 10 * [0x0 - 0x1fff] mem
PCI: 00:1c.4 compute_resources_mem: base: 2000 size: 100000 align: 20 gran: 20 limit: ffffffff done
PCI: 00:1e.0 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
PCI: 00:1e.0 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
PCI: 00:1e.0 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 00:1e.0 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
PCI: 00:02.0 10 * [0x0 - 0x3fffff] mem
PCI: 00:1c.4 20 * [0x400000 - 0x4fffff] mem
PCI: 00:19.0 10 * [0x500000 - 0x51ffff] mem
PCI: 00:1b.0 10 * [0x520000 - 0x523fff] mem
PCI: 00:19.0 14 * [0x524000 - 0x524fff] mem
PCI: 00:1f.6 10 * [0x525000 - 0x525fff] mem
PCI: 00:1f.2 24 * [0x526000 - 0x5267ff] mem
PCI: 00:1a.0 10 * [0x526800 - 0x526bff] mem
PCI: 00:1d.0 10 * [0x526c00 - 0x526fff] mem
PCI: 00:1f.3 10 * [0x527000 - 0x5270ff] mem
PCI: 00:16.0 10 * [0x527100 - 0x52710f] mem
DOMAIN: 0000 compute_resources_mem: base: 527110 size: 527110 align: 22 gran: 0 limit: ffffffff done
avoid_fixed_resources: DOMAIN: 0000
avoid_fixed_resources:@DOMAIN: 0000 10000000 limit 0000ffff
avoid_fixed_resources:@DOMAIN: 0000 10000100 limit ffffffff
constrain_resources: DOMAIN: 0000
constrain_resources: PCI: 00:00.0
constrain_resources: PCI: 00:01.0
constrain_resources: PCI: 00:02.0
constrain_resources: PCI: 00:16.0
constrain_resources: PCI: 00:19.0
constrain_resources: PCI: 00:1a.0
constrain_resources: PCI: 00:1b.0
constrain_resources: PCI: 00:1c.0
constrain_resources: PCI: 00:1c.3
constrain_resources: PCI: 00:1c.4
constrain_resources: PCI: 04:00.0
constrain_resources: PCI: 00:1d.0
constrain_resources: PCI: 00:1e.0
constrain_resources: PCI: 00:1f.0
constrain_resources: PCI: 00:1f.2
constrain_resources: PCI: 00:1f.3
constrain_resources: I2C: 01:54
constrain_resources: I2C: 01:55
constrain_resources: I2C: 01:56
constrain_resources: I2C: 01:57
constrain_resources: I2C: 01:5c
constrain_resources: I2C: 01:5d
constrain_resources: I2C: 01:5e
constrain_resources: I2C: 01:5f
constrain_resources: PCI: 00:1f.6
avoid_fixed_resources2: DOMAIN: 0000@10000000 limit 0000ffff
lim->base 0000169c lim->limit 0000ffff
avoid_fixed_resources2: DOMAIN: 0000@10000100 limit ffffffff
lim->base c4000000 lim->limit cfffffff
Setting resources...
DOMAIN: 0000 allocate_resources_io: base:169c size:60 align:5 gran:0 limit:ffff
Assigned: PCI: 00:19.0 18 * [0x1800 - 0x181f] io
Assigned: PCI: 00:1f.2 20 * [0x1820 - 0x183f] io
Assigned: PCI: 00:02.0 20 * [0x1840 - 0x1847] io
Assigned: PCI: 00:1f.2 10 * [0x1848 - 0x184f] io
Assigned: PCI: 00:1f.2 18 * [0x1850 - 0x1857] io
Assigned: PCI: 00:1f.2 14 * [0x1858 - 0x185b] io
Assigned: PCI: 00:1f.2 1c * [0x185c - 0x185f] io
DOMAIN: 0000 allocate_resources_io: next_base: 1860 size: 60 align: 5 gran: 0 done
PCI: 00:01.0 allocate_resources_io: base:ffff size:0 align:12 gran:12 limit:ffff
PCI: 00:01.0 allocate_resources_io: next_base: ffff size: 0 align: 12 gran: 12 done
PCI: 00:1c.0 allocate_resources_io: base:ffff size:0 align:12 gran:12 limit:ffff
PCI: 00:1c.0 allocate_resources_io: next_base: ffff size: 0 align: 12 gran: 12 done
PCI: 00:1c.3 allocate_resources_io: base:ffff size:0 align:12 gran:12 limit:ffff
PCI: 00:1c.3 allocate_resources_io: next_base: ffff size: 0 align: 12 gran: 12 done
PCI: 00:1c.4 allocate_resources_io: base:ffff size:0 align:12 gran:12 limit:ffff
PCI: 00:1c.4 allocate_resources_io: next_base: ffff size: 0 align: 12 gran: 12 done
PCI: 00:1e.0 allocate_resources_io: base:ffff size:0 align:12 gran:12 limit:ffff
PCI: 00:1e.0 allocate_resources_io: next_base: ffff size: 0 align: 12 gran: 12 done
DOMAIN: 0000 allocate_resources_mem: base:cf800000 size:527110 align:22 gran:0 limit:cfffffff
Assigned: PCI: 00:02.0 10 * [0xcf800000 - 0xcfbfffff] mem
Assigned: PCI: 00:1c.4 20 * [0xcfc00000 - 0xcfcfffff] mem
Assigned: PCI: 00:19.0 10 * [0xcfd00000 - 0xcfd1ffff] mem
Assigned: PCI: 00:1b.0 10 * [0xcfd20000 - 0xcfd23fff] mem
Assigned: PCI: 00:19.0 14 * [0xcfd24000 - 0xcfd24fff] mem
Assigned: PCI: 00:1f.6 10 * [0xcfd25000 - 0xcfd25fff] mem
Assigned: PCI: 00:1f.2 24 * [0xcfd26000 - 0xcfd267ff] mem
Assigned: PCI: 00:1a.0 10 * [0xcfd26800 - 0xcfd26bff] mem
Assigned: PCI: 00:1d.0 10 * [0xcfd26c00 - 0xcfd26fff] mem
Assigned: PCI: 00:1f.3 10 * [0xcfd27000 - 0xcfd270ff] mem
Assigned: PCI: 00:16.0 10 * [0xcfd27100 - 0xcfd2710f] mem
DOMAIN: 0000 allocate_resources_mem: next_base: cfd27110 size: 527110 align: 22 gran: 0 done
PCI: 00:01.0 allocate_resources_prefmem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:01.0 allocate_resources_prefmem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:01.0 allocate_resources_mem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:01.0 allocate_resources_mem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1c.0 allocate_resources_prefmem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1c.0 allocate_resources_prefmem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1c.0 allocate_resources_mem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1c.0 allocate_resources_mem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1c.3 allocate_resources_prefmem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1c.3 allocate_resources_prefmem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1c.3 allocate_resources_mem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1c.3 allocate_resources_mem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1c.4 allocate_resources_prefmem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1c.4 allocate_resources_prefmem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1c.4 allocate_resources_mem: base:cfc00000 size:100000 align:20 gran:20 limit:cfffffff
Assigned: PCI: 04:00.0 10 * [0xcfc00000 - 0xcfc01fff] mem
PCI: 00:1c.4 allocate_resources_mem: next_base: cfc02000 size: 100000 align: 20 gran: 20 done
PCI: 00:1e.0 allocate_resources_prefmem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1e.0 allocate_resources_prefmem: next_base: cfffffff size: 0 align: 20 gran: 20 done
PCI: 00:1e.0 allocate_resources_mem: base:cfffffff size:0 align:20 gran:20 limit:cfffffff
PCI: 00:1e.0 allocate_resources_mem: next_base: cfffffff size: 0 align: 20 gran: 20 done
Root Device assign_resources, bus 0 link: 0
PNP: 00ff.1 missing set_resources
PNP: 00ff.2 missing set_resources
DOMAIN: 0000 assign_resources, bus 0 link: 0
PCI: 00:01.0 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 01 io
PCI: 00:01.0 24 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 01 prefmem
PCI: 00:01.0 20 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 01 mem
PCI: 00:02.0 10 <- [0x00cf800000 - 0x00cfbfffff] size 0x00400000 gran 0x16 mem64
PCI: 00:02.0 20 <- [0x0000001840 - 0x0000001847] size 0x00000008 gran 0x03 io
PCI: 00:16.0 10 <- [0x00cfd27100 - 0x00cfd2710f] size 0x00000010 gran 0x04 mem64
PCI: 00:19.0 10 <- [0x00cfd00000 - 0x00cfd1ffff] size 0x00020000 gran 0x11 mem
PCI: 00:19.0 14 <- [0x00cfd24000 - 0x00cfd24fff] size 0x00001000 gran 0x0c mem
PCI: 00:19.0 18 <- [0x0000001800 - 0x000000181f] size 0x00000020 gran 0x05 io
PCI: 00:1a.0 10 <- [0x00cfd26800 - 0x00cfd26bff] size 0x00000400 gran 0x0a mem
PCI: 00:1b.0 10 <- [0x00cfd20000 - 0x00cfd23fff] size 0x00004000 gran 0x0e mem64
PCI: 00:1c.0 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 02 io
PCI: 00:1c.0 24 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 02 prefmem
PCI: 00:1c.0 20 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 02 mem
PCI: 00:1c.3 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 03 io
PCI: 00:1c.3 24 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 03 prefmem
PCI: 00:1c.3 20 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 03 mem
PCI: 00:1c.4 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 04 io
PCI: 00:1c.4 24 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 04 prefmem
PCI: 00:1c.4 20 <- [0x00cfc00000 - 0x00cfcfffff] size 0x00100000 gran 0x14 bus 04 mem
PCI: 00:1c.4 assign_resources, bus 4 link: 0
PCI: 04:00.0 10 <- [0x00cfc00000 - 0x00cfc01fff] size 0x00002000 gran 0x0d mem64
PCI: 00:1c.4 assign_resources, bus 4 link: 0
PCI: 00:1d.0 10 <- [0x00cfd26c00 - 0x00cfd26fff] size 0x00000400 gran 0x0a mem
PCI: 00:1e.0 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 05 io
PCI: 00:1e.0 24 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 05 prefmem
PCI: 00:1e.0 20 <- [0x00cfffffff - 0x00cffffffe] size 0x00000000 gran 0x14 bus 05 mem
PCI: 00:1f.2 10 <- [0x0000001848 - 0x000000184f] size 0x00000008 gran 0x03 io
PCI: 00:1f.2 14 <- [0x0000001858 - 0x000000185b] size 0x00000004 gran 0x02 io
PCI: 00:1f.2 18 <- [0x0000001850 - 0x0000001857] size 0x00000008 gran 0x03 io
PCI: 00:1f.2 1c <- [0x000000185c - 0x000000185f] size 0x00000004 gran 0x02 io
PCI: 00:1f.2 20 <- [0x0000001820 - 0x000000183f] size 0x00000020 gran 0x05 io
PCI: 00:1f.2 24 <- [0x00cfd26000 - 0x00cfd267ff] size 0x00000800 gran 0x0b mem
PCI: 00:1f.3 10 <- [0x00cfd27000 - 0x00cfd270ff] size 0x00000100 gran 0x08 mem64
PCI: 00:1f.3 assign_resources, bus 1 link: 0
PCI: 00:1f.3 assign_resources, bus 1 link: 0
PCI: 00:1f.6 10 <- [0x00cfd25000 - 0x00cfd25fff] size 0x00001000 gran 0x0c mem64
DOMAIN: 0000 assign_resources, bus 0 link: 0
Root Device assign_resources, bus 0 link: 0
Done setting resources.
Show resources in subtree (Root Device)...After assigning values.
Root Device child on link 0 PNP: 00ff.1
PNP: 00ff.1
PNP: 00ff.1 resource base 15e0 size 10 align 5 gran 5 limit 0 flags 80000100 index 77
PNP: 00ff.2
PNP: 00ff.2 resource base 62 size 0 align 0 gran 0 limit 0 flags c0000100 index 60
PNP: 00ff.2 resource base 66 size 0 align 0 gran 0 limit 0 flags c0000100 index 62
PNP: 00ff.2 resource base 1600 size 0 align 0 gran 0 limit 0 flags c0000100 index 64
PNP: 00ff.2 resource base 1604 size 0 align 0 gran 0 limit 0 flags c0000100 index 66
CPU_CLUSTER: 0 child on link 0 APIC: 00
APIC: 00
DOMAIN: 0000 child on link 0 PCI: 00:00.0
DOMAIN: 0000 resource base 169c size 60 align 5 gran 0 limit ffff flags 40040100 index 10000000
DOMAIN: 0000 resource base cf800000 size 527110 align 22 gran 0 limit cfffffff flags 40040200 index 10000100
PCI: 00:00.0
PCI: 00:00.0 resource base 0 size a0000 align 0 gran 0 limit 0 flags e0004200 index 3
PCI: 00:00.0 resource base c0000 size bf740000 align 0 gran 0 limit 0 flags e0004200 index 4
PCI: 00:00.0 resource base bf800000 size 800000 align 0 gran 0 limit 0 flags f0000200 index 5
PCI: 00:00.0 resource base c1c00000 size 400000 align 0 gran 0 limit 0 flags f0000200 index 6
PCI: 00:00.0 resource base c2000000 size 2000000 align 0 gran 0 limit 0 flags f0000200 index 7
PCI: 00:00.0 resource base 100000000 size 138000000 align 0 gran 0 limit 0 flags e0004200 index 8
PCI: 00:00.0 resource base 1fc000000 size 4000000 align 0 gran 0 limit 0 flags f0004200 index 9
PCI: 00:00.0 resource base e0000000 size 10000000 align 0 gran 0 limit 0 flags f0000200 index a
PCI: 00:00.0 resource base fed00000 size 100000 align 0 gran 0 limit 0 flags f0000200 index b
PCI: 00:00.0 resource base a0000 size 20000 align 0 gran 0 limit 0 flags f0000200 index c
PCI: 00:00.0 resource base c0000 size 40000 align 0 gran 0 limit 0 flags f0004200 index d
PCI: 00:01.0
PCI: 00:01.0 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
PCI: 00:01.0 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60081202 index 24
PCI: 00:01.0 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60080202 index 20
PCI: 00:02.0
PCI: 00:02.0 resource base cf800000 size 400000 align 22 gran 22 limit cfffffff flags 60000201 index 10
PCI: 00:02.0 resource base d0000000 size 10000000 align 28 gran 28 limit ffffffffffffffff flags d0001201 index 18
PCI: 00:02.0 resource base 1840 size 8 align 3 gran 3 limit ffff flags 60000100 index 20
PCI: 00:16.0
PCI: 00:16.0 resource base cfd27100 size 10 align 4 gran 4 limit cfffffff flags 60000201 index 10
PCI: 00:16.2
PCI: 00:19.0
PCI: 00:19.0 resource base cfd00000 size 20000 align 17 gran 17 limit cfffffff flags 60000200 index 10
PCI: 00:19.0 resource base cfd24000 size 1000 align 12 gran 12 limit cfffffff flags 60000200 index 14
PCI: 00:19.0 resource base 1800 size 20 align 5 gran 5 limit ffff flags 60000100 index 18
PCI: 00:1a.0
PCI: 00:1a.0 resource base cfd26800 size 400 align 10 gran 10 limit cfffffff flags 60000200 index 10
PCI: 00:1b.0
PCI: 00:1b.0 resource base cfd20000 size 4000 align 14 gran 14 limit cfffffff flags 60000201 index 10
PCI: 00:1c.0
PCI: 00:1c.0 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
PCI: 00:1c.0 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60081202 index 24
PCI: 00:1c.0 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60080202 index 20
PCI: 00:1c.3
PCI: 00:1c.3 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
PCI: 00:1c.3 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60081202 index 24
PCI: 00:1c.3 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60080202 index 20
PCI: 00:1c.4 child on link 0 PCI: 04:00.0
PCI: 00:1c.4 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
PCI: 00:1c.4 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60081202 index 24
PCI: 00:1c.4 resource base cfc00000 size 100000 align 20 gran 20 limit cfffffff flags 60080202 index 20
PCI: 04:00.0
PCI: 04:00.0 resource base cfc00000 size 2000 align 13 gran 13 limit cfffffff flags 60000201 index 10
PCI: 00:1d.0
PCI: 00:1d.0 resource base cfd26c00 size 400 align 10 gran 10 limit cfffffff flags 60000200 index 10
PCI: 00:1e.0
PCI: 00:1e.0 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
PCI: 00:1e.0 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60081202 index 24
PCI: 00:1e.0 resource base cfffffff size 0 align 20 gran 20 limit cfffffff flags 60080202 index 20
PCI: 00:1f.0
PCI: 00:1f.0 resource base 0 size 1000 align 0 gran 0 limit 0 flags c0040100 index 10000000
PCI: 00:1f.0 resource base ff800000 size 800000 align 0 gran 0 limit 0 flags c0040200 index 10000100
PCI: 00:1f.0 resource base fec00000 size 1000 align 0 gran 0 limit 0 flags c0000200 index 3
PCI: 00:1f.0 resource base 1600 size 7c align 0 gran 0 limit 0 flags c0040100 index 10000200
PCI: 00:1f.0 resource base 15e0 size c align 0 gran 0 limit 0 flags c0040100 index 10000300
PCI: 00:1f.0 resource base 1680 size 1c align 0 gran 0 limit 0 flags c0040100 index 10000400
PCI: 00:1f.2
PCI: 00:1f.2 resource base 1848 size 8 align 3 gran 3 limit ffff flags 60000100 index 10
PCI: 00:1f.2 resource base 1858 size 4 align 2 gran 2 limit ffff flags 60000100 index 14
PCI: 00:1f.2 resource base 1850 size 8 align 3 gran 3 limit ffff flags 60000100 index 18
PCI: 00:1f.2 resource base 185c size 4 align 2 gran 2 limit ffff flags 60000100 index 1c
PCI: 00:1f.2 resource base 1820 size 20 align 5 gran 5 limit ffff flags 60000100 index 20
PCI: 00:1f.2 resource base cfd26000 size 800 align 11 gran 11 limit cfffffff flags 60000200 index 24
PCI: 00:1f.3 child on link 0 I2C: 01:54
PCI: 00:1f.3 resource base 400 size 20 align 0 gran 0 limit 41f flags f0000100 index 20
PCI: 00:1f.3 resource base cfd27000 size 100 align 8 gran 8 limit cfffffff flags 60000201 index 10
I2C: 01:54
I2C: 01:55
I2C: 01:56
I2C: 01:57
I2C: 01:5c
I2C: 01:5d
I2C: 01:5e
I2C: 01:5f
PCI: 00:1f.6
PCI: 00:1f.6 resource base cfd25000 size 1000 align 12 gran 12 limit cfffffff flags 60000201 index 10
Done allocating resources.
BS: Exiting BS_DEV_RESOURCES state.
BS: Entering BS_DEV_ENABLE state.
Enabling resources...
PCI: 00:00.0 subsystem <- 17aa/2193
PCI: 00:00.0 cmd <- 06
PCI: 00:01.0 bridge ctrl <- 0003
PCI: 00:01.0 cmd <- 00
PCI: 00:02.0 subsystem <- 17aa/215a
PCI: 00:02.0 cmd <- 03
PCI: 00:16.0 cmd <- 02
PCI: 00:19.0 subsystem <- 17aa/2153
PCI: 00:19.0 cmd <- 03
PCI: 00:1a.0 subsystem <- 17aa/2163
PCI: 00:1a.0 cmd <- 02
PCI: 00:1b.0 subsystem <- 17aa/215e
PCI: 00:1b.0 cmd <- 02
PCI: 00:1c.0 bridge ctrl <- 0003
PCI: 00:1c.0 cmd <- 00
PCI: 00:1c.3 bridge ctrl <- 0003
PCI: 00:1c.3 cmd <- 00
PCI: 00:1c.4 bridge ctrl <- 0003
PCI: 00:1c.4 cmd <- 06
PCI: 00:1d.0 subsystem <- 17aa/2163
PCI: 00:1d.0 cmd <- 02
PCI: 00:1e.0 bridge ctrl <- 0003
PCI: 00:1e.0 cmd <- 00 (NOT WRITTEN!)
pch_decode_init
PCI: 00:1f.0 subsystem <- 17aa/2166
PCI: 00:1f.0 cmd <- 107
PCI: 00:1f.2 subsystem <- 17aa/2168
PCI: 00:1f.2 cmd <- 03
PCI: 00:1f.3 subsystem <- 17aa/2167
PCI: 00:1f.3 cmd <- 03
PCI: 00:1f.6 cmd <- 02
PCI: 04:00.0 cmd <- 02
done.
BS: Exiting BS_DEV_ENABLE state.
BS: Entering BS_DEV_INIT state.
Initializing devices...
Root Device init
starting SPI configuration
SPI configured
Keyboard init...
Keyboard controller output buffer result timeout
CPU_CLUSTER: 0 init
start_eip=0x00001000, code_size=0x00000031
Installing SMM handler to 0xbf800000
Installing IED header to 0xbfc00000
Initializing SMM handler... ... pmbase = 0x0500
SMI_STS: MCSMI PM1
PM1_STS: BM TMROF
GPE0_STS: GPIO14 GPIO11 GPIO9 GPIO5 GPIO4 GPIO3 GPIO2 GPIO1 GPIO0
ALT_GP_SMI_STS: GPI14 GPI13 GPI11 GPI10 GPI9 GPI7 GPI6 GPI5 GPI4 GPI3 GPI2 GPI1 GPI0
TCO_STS:
... raise SMI#
Initializing CPU #0
CPU: vendor Intel device 20655
CPU: family 06, model 25, stepping 05
Enabling cache
microcode: sig=0x20655 pf=0x10 revision=0x3
CPU: Intel(R) Core(TM) i7 CPU M 620 @ 2.67GHz.
CPU:lapic=0, boot_cpu=1
MTRR: Physical address space:
0x0000000000000000 - 0x00000000000a0000 size 0x000a0000 type 6
0x00000000000a0000 - 0x00000000000c0000 size 0x00020000 type 0
0x00000000000c0000 - 0x00000000bf800000 size 0xbf740000 type 6
0x00000000bf800000 - 0x00000000d0000000 size 0x10800000 type 0
0x00000000d0000000 - 0x00000000e0000000 size 0x10000000 type 1
0x00000000e0000000 - 0x0000000100000000 size 0x20000000 type 0
0x0000000100000000 - 0x0000000238000000 size 0x138000000 type 6
MTRR addr 0x0-0x10 set to 6 type @ 0
MTRR addr 0x10-0x20 set to 6 type @ 1
MTRR addr 0x20-0x30 set to 6 type @ 2
MTRR addr 0x30-0x40 set to 6 type @ 3
MTRR addr 0x40-0x50 set to 6 type @ 4
MTRR addr 0x50-0x60 set to 6 type @ 5
MTRR addr 0x60-0x70 set to 6 type @ 6
MTRR addr 0x70-0x80 set to 6 type @ 7
MTRR addr 0x80-0x84 set to 6 type @ 8
MTRR addr 0x84-0x88 set to 6 type @ 9
MTRR addr 0x88-0x8c set to 6 type @ 10
MTRR addr 0x8c-0x90 set to 6 type @ 11
MTRR addr 0x90-0x94 set to 6 type @ 12
MTRR addr 0x94-0x98 set to 6 type @ 13
MTRR addr 0x98-0x9c set to 6 type @ 14
MTRR addr 0x9c-0xa0 set to 6 type @ 15
MTRR addr 0xa0-0xa4 set to 0 type @ 16
MTRR addr 0xa4-0xa8 set to 0 type @ 17
MTRR addr 0xa8-0xac set to 0 type @ 18
MTRR addr 0xac-0xb0 set to 0 type @ 19
MTRR addr 0xb0-0xb4 set to 0 type @ 20
MTRR addr 0xb4-0xb8 set to 0 type @ 21
MTRR addr 0xb8-0xbc set to 0 type @ 22
MTRR addr 0xbc-0xc0 set to 0 type @ 23
MTRR addr 0xc0-0xc1 set to 6 type @ 24
MTRR addr 0xc1-0xc2 set to 6 type @ 25
MTRR addr 0xc2-0xc3 set to 6 type @ 26
MTRR addr 0xc3-0xc4 set to 6 type @ 27
MTRR addr 0xc4-0xc5 set to 6 type @ 28
MTRR addr 0xc5-0xc6 set to 6 type @ 29
MTRR addr 0xc6-0xc7 set to 6 type @ 30
MTRR addr 0xc7-0xc8 set to 6 type @ 31
MTRR addr 0xc8-0xc9 set to 6 type @ 32
MTRR addr 0xc9-0xca set to 6 type @ 33
MTRR addr 0xca-0xcb set to 6 type @ 34
MTRR addr 0xcb-0xcc set to 6 type @ 35
MTRR addr 0xcc-0xcd set to 6 type @ 36
MTRR addr 0xcd-0xce set to 6 type @ 37
MTRR addr 0xce-0xcf set to 6 type @ 38
MTRR addr 0xcf-0xd0 set to 6 type @ 39
MTRR addr 0xd0-0xd1 set to 6 type @ 40
MTRR addr 0xd1-0xd2 set to 6 type @ 41
MTRR addr 0xd2-0xd3 set to 6 type @ 42
MTRR addr 0xd3-0xd4 set to 6 type @ 43
MTRR addr 0xd4-0xd5 set to 6 type @ 44
MTRR addr 0xd5-0xd6 set to 6 type @ 45
MTRR addr 0xd6-0xd7 set to 6 type @ 46
MTRR addr 0xd7-0xd8 set to 6 type @ 47
MTRR addr 0xd8-0xd9 set to 6 type @ 48
MTRR addr 0xd9-0xda set to 6 type @ 49
MTRR addr 0xda-0xdb set to 6 type @ 50
MTRR addr 0xdb-0xdc set to 6 type @ 51
MTRR addr 0xdc-0xdd set to 6 type @ 52
MTRR addr 0xdd-0xde set to 6 type @ 53
MTRR addr 0xde-0xdf set to 6 type @ 54
MTRR addr 0xdf-0xe0 set to 6 type @ 55
MTRR addr 0xe0-0xe1 set to 6 type @ 56
MTRR addr 0xe1-0xe2 set to 6 type @ 57
MTRR addr 0xe2-0xe3 set to 6 type @ 58
MTRR addr 0xe3-0xe4 set to 6 type @ 59
MTRR addr 0xe4-0xe5 set to 6 type @ 60
MTRR addr 0xe5-0xe6 set to 6 type @ 61
MTRR addr 0xe6-0xe7 set to 6 type @ 62
MTRR addr 0xe7-0xe8 set to 6 type @ 63
MTRR addr 0xe8-0xe9 set to 6 type @ 64
MTRR addr 0xe9-0xea set to 6 type @ 65
MTRR addr 0xea-0xeb set to 6 type @ 66
MTRR addr 0xeb-0xec set to 6 type @ 67
MTRR addr 0xec-0xed set to 6 type @ 68
MTRR addr 0xed-0xee set to 6 type @ 69
MTRR addr 0xee-0xef set to 6 type @ 70
MTRR addr 0xef-0xf0 set to 6 type @ 71
MTRR addr 0xf0-0xf1 set to 6 type @ 72
MTRR addr 0xf1-0xf2 set to 6 type @ 73
MTRR addr 0xf2-0xf3 set to 6 type @ 74
MTRR addr 0xf3-0xf4 set to 6 type @ 75
MTRR addr 0xf4-0xf5 set to 6 type @ 76
MTRR addr 0xf5-0xf6 set to 6 type @ 77
MTRR addr 0xf6-0xf7 set to 6 type @ 78
MTRR addr 0xf7-0xf8 set to 6 type @ 79
MTRR addr 0xf8-0xf9 set to 6 type @ 80
MTRR addr 0xf9-0xfa set to 6 type @ 81
MTRR addr 0xfa-0xfb set to 6 type @ 82
MTRR addr 0xfb-0xfc set to 6 type @ 83
MTRR addr 0xfc-0xfd set to 6 type @ 84
MTRR addr 0xfd-0xfe set to 6 type @ 85
MTRR addr 0xfe-0xff set to 6 type @ 86
MTRR addr 0xff-0x100 set to 6 type @ 87
MTRR: Fixed MSR 0x250 0x0606060606060606
MTRR: Fixed MSR 0x258 0x0606060606060606
MTRR: Fixed MSR 0x259 0x0000000000000000
MTRR: Fixed MSR 0x268 0x0606060606060606
MTRR: Fixed MSR 0x269 0x0606060606060606
MTRR: Fixed MSR 0x26a 0x0606060606060606
MTRR: Fixed MSR 0x26b 0x0606060606060606
MTRR: Fixed MSR 0x26c 0x0606060606060606
MTRR: Fixed MSR 0x26d 0x0606060606060606
MTRR: Fixed MSR 0x26e 0x0606060606060606
MTRR: Fixed MSR 0x26f 0x0606060606060606
call enable_fixed_mtrr()
MTRR: default type WB/UC MTRR counts: 4/8.
MTRR: WB selected as default type.
MTRR: 0 base 0x00000000bf800000 mask 0x0000000fff800000 type 0
MTRR: 1 base 0x00000000c0000000 mask 0x0000000ff0000000 type 0
MTRR: 2 base 0x00000000d0000000 mask 0x0000000ff0000000 type 1
MTRR: 3 base 0x00000000e0000000 mask 0x0000000fe0000000 type 0
MTRR check
Fixed MTRRs : Enabled
Variable MTRRs: Enabled
Setting up local apic... apic_id: 0x00 done.
Enabling VMX
model_x06ax: frequency set to 2660
Turbo is available and visible
CPU: 0 has 2 cores, 2 threads per core
CPU: 0 has core 1
CPU1: stack_base 00169000, stack_end 00169ff8
Asserting INIT.
Waiting for send to finish...
+Deasserting INIT.
Waiting for send to finish...
+#startup loops: 2.
Sending STARTUP #1 to 1.
After apic_write.
Initializing CPU #1
Startup point 1.
CPU: vendor Intel device 20655
Waiting for send to finish...
CPU: family 06, model 25, stepping 05
+Enabling cache
microcode: sig=0x20655 pf=0x10 revision=0x3
Sending STARTUP #2 to 1.
After apic_write.
CPU: Intel(R) Core(TM) i7 CPU M 620 @ 2.67GHz.
CPU:lapic=1, boot_cpu=0
Startup point 1.
MTRR: Fixed MSR 0x250 0x0606060606060606
Waiting for send to finish...
MTRR: Fixed MSR 0x258 0x0606060606060606
+MTRR: Fixed MSR 0x259 0x0000000000000000
After Startup.
MTRR: Fixed MSR 0x268 0x0606060606060606
CPU: 0 has core 4
MTRR: Fixed MSR 0x269 0x0606060606060606
CPU2: stack_base 00168000, stack_end 00168ff8
MTRR: Fixed MSR 0x26a 0x0606060606060606
MTRR: Fixed MSR 0x26b 0x0606060606060606
MTRR: Fixed MSR 0x26c 0x0606060606060606
MTRR: Fixed MSR 0x26d 0x0606060606060606
MTRR: Fixed MSR 0x26e 0x0606060606060606
MTRR: Fixed MSR 0x26f 0x0606060606060606
Asserting INIT.
call enable_fixed_mtrr()
Waiting for send to finish...
+Deasserting INIT.
Waiting for send to finish...
+#startup loops: 2.
MTRR: 0 base 0x00000000bf800000 mask 0x0000000fff800000 type 0
Sending STARTUP #1 to 4.
MTRR: 1 base 0x00000000c0000000 mask 0x0000000ff0000000 type 0
After apic_write.
MTRR: 2 base 0x00000000d0000000 mask 0x0000000ff0000000 type 1
Initializing CPU #2
MTRR: 3 base 0x00000000e0000000 mask 0x0000000fe0000000 type 0
CPU: vendor Intel device 20655
MTRR check
Startup point 1.
Fixed MTRRs : Enabled
Variable MTRRs: Enabled
Waiting for send to finish...
+Setting up local apic...CPU: family 06, model 25, stepping 05
Sending STARTUP #2 to 4.
apic_id: 0x01 done.
After apic_write.
Enabling VMX
model_x06ax: frequency set to 2660
CPU #1 initialized
Enabling cache
Startup point 1.
Waiting for send to finish...
+microcode: sig=0x20655 pf=0x10 revision=0x0
After Startup.
CPU: 0 has core 5
CPU3: stack_base 00167000, stack_end 00167ff8
Asserting INIT.
Waiting for send to finish...
+Deasserting INIT.
Waiting for send to finish...
+#startup loops: 2.
Sending STARTUP #1 to 5.
After apic_write.
Startup point 1.
Waiting for send to finish...
+microcode: updated to revision 0x3 date=2011-09-01
Sending STARTUP #2 to 5.
After apic_write.
Initializing CPU #3
Startup point 1.
Waiting for send to finish...
+CPU: Intel(R) Core(TM) i7 CPU M 620 @ 2.67GHz.
After Startup.
CPU: vendor Intel device 20655
CPU #0 initialized
Waiting for 2 CPUS to stop
CPU:lapic=4, boot_cpu=0
CPU: family 06, model 25, stepping 05
MTRR: Fixed MSR 0x250 0x0606060606060606
Enabling cache
MTRR: Fixed MSR 0x258 0x0606060606060606
microcode: sig=0x20655 pf=0x10 revision=0x3
MTRR: Fixed MSR 0x259 0x0000000000000000
CPU: Intel(R) Core(TM) i7 CPU M 620 @ 2.67GHz.
MTRR: Fixed MSR 0x268 0x0606060606060606
CPU:lapic=5, boot_cpu=0
MTRR: Fixed MSR 0x269 0x0606060606060606
MTRR: Fixed MSR 0x250 0x0606060606060606
MTRR: Fixed MSR 0x26a 0x0606060606060606
MTRR: Fixed MSR 0x258 0x0606060606060606
MTRR: Fixed MSR 0x26b 0x0606060606060606
MTRR: Fixed MSR 0x259 0x0000000000000000
MTRR: Fixed MSR 0x26c 0x0606060606060606
MTRR: Fixed MSR 0x268 0x0606060606060606
MTRR: Fixed MSR 0x26d 0x0606060606060606
MTRR: Fixed MSR 0x269 0x0606060606060606
MTRR: Fixed MSR 0x26e 0x0606060606060606
MTRR: Fixed MSR 0x26a 0x0606060606060606
MTRR: Fixed MSR 0x26f 0x0606060606060606
MTRR: Fixed MSR 0x26b 0x0606060606060606
call enable_fixed_mtrr()
MTRR: Fixed MSR 0x26c 0x0606060606060606
MTRR: 0 base 0x00000000bf800000 mask 0x0000000fff800000 type 0
MTRR: Fixed MSR 0x26d 0x0606060606060606
MTRR: 1 base 0x00000000c0000000 mask 0x0000000ff0000000 type 0
MTRR: Fixed MSR 0x26e 0x0606060606060606
MTRR: 2 base 0x00000000d0000000 mask 0x0000000ff0000000 type 1
MTRR: Fixed MSR 0x26f 0x0606060606060606
MTRR: 3 base 0x00000000e0000000 mask 0x0000000fe0000000 type 0
call enable_fixed_mtrr()
MTRR check
Fixed MTRRs : Enabled
Variable MTRRs: Enabled
Setting up local apic... apic_id: 0x04 done.
Enabling VMX
MTRR: 0 base 0x00000000bf800000 mask 0x0000000fff800000 type 0
model_x06ax: frequency set to 2660
MTRR: 1 base 0x00000000c0000000 mask 0x0000000ff0000000 type 0
CPU #2 initialized
MTRR: 2 base 0x00000000d0000000 mask 0x0000000ff0000000 type 1
Waiting for 1 CPUS to stop
MTRR: 3 base 0x00000000e0000000 mask 0x0000000fe0000000 type 0
MTRR check
Fixed MTRRs : Enabled
Variable MTRRs: Enabled
Setting up local apic... apic_id: 0x05 done.
Enabling VMX
model_x06ax: frequency set to 2660
CPU #3 initialized
All AP CPUs stopped (4802 loops)
CPU1: stack: 00169000 - 0016a000, lowest used address 00169c9c, stack used: 868 bytes
CPU2: stack: 00168000 - 00169000, lowest used address 00168c9c, stack used: 868 bytes
CPU3: stack: 00167000 - 00168000, lowest used address 00167c9c, stack used: 868 bytes
PCI: 00:00.0 init
Set BIOS_RESET_CPL
PCI: 00:02.0 init
GT Power Management Init
IVB GT1 Power Meter Weights
GT init timeout
Initializing VGA without OPROM. MMIO 0xcf800000
EDID:
00 ff ff ff ff ff ff 00 30 ae 11 40 00 00 00 00
01 13 01 03 80 1a 10 78 ea 65 85 8f 59 58 8f 26
1b 50 54 00 00 00 01 01 01 01 01 01 01 01 01 01
01 01 01 01 01 01 12 1b 00 7b 50 20 15 30 30 20
36 00 05 a3 10 00 00 18 7f 16 00 7b 50 20 15 30
30 20 36 00 05 a3 10 00 00 18 00 00 00 0f 00 81
0a 3c 81 0a 32 16 09 00 06 af 56 33 00 00 00 fe
00 42 31 32 31 45 57 30 39 20 56 33 20 0a 00 9b
Extracted contents:
header: 00 ff ff ff ff ff ff 00
serial number: 30 ae 11 40 00 00 00 00 01 13
version: 01 03
basic params: 80 1a 10 78 ea
chroma info: 65 85 8f 59 58 8f 26 1b 50 54
established: 00 00 00
standard: 01 01 01 01 01 01 01 01 01 01 01 01 01 01 01 01
descriptor 1: 12 1b 00 7b 50 20 15 30 30 20 36 00 05 a3 10 00 00 18
descriptor 2: 7f 16 00 7b 50 20 15 30 30 20 36 00 05 a3 10 00 00 18
descriptor 3: 00 00 00 0f 00 81 0a 3c 81 0a 32 16 09 00 06 af 56 33
descriptor 4: 00 00 00 fe 00 42 31 32 31 45 57 30 39 20 56 33 20 0a
extensions: 00
checksum: 9b
Manufacturer: LEN Model 4011 Serial Number 0
Made week 1 of 2009
EDID version: 1.3
Digital display
Maximum image size: 26 cm x 16 cm
Gamma: 220%
Check DPMS levels
DPMS levels: Standby Suspend Off
Supported color formats: RGB 4:4:4, YCrCb 4:2:2
First detailed timing is preferred timing
Established timings supported:
Standard timings supported:
Detailed timings
Hex of detail: 121b007b502015303020360005a310000018
Did detailed timing
Detailed mode (IN HEX): Clock 69300 KHz, 105 mm x a3 mm
0500 0530 0550 057b hborder 0
0320 0323 0329 0335 vborder 0
-hsync -vsync
Hex of detail: 7f16007b502015303020360005a310000018
Detailed mode (IN HEX): Clock 69300 KHz, 105 mm x a3 mm
0500 0530 0550 057b hborder 0
0320 0323 0329 0335 vborder 0
-hsync -vsync
Hex of detail: 0000000f00810a3c810a3216090006af5633
Manufacturer-specified data, tag 15
Hex of detail: 000000fe004231323145573039205633200a
ASCII string: B121EW09
Checksum
Checksum: 0x9b (valid)
Unknown extension block
EDID block does NOT conform to EDID 1.3!
Missing name descriptor
Missing monitor ranges
Detailed block string not properly terminated
EDID block does not conform at all!
Detailed blocks filled with garbage
bringing up panel at resolution 1280 x 800
Borders 0 x 0
Blank 123 x 21
Sync 32 x 6
Front porch 48 x 3
Spread spectrum clock
Single channel
Polarities 1, 1
Data M1=1211105, N1=8388608
Link frequency 270000 kHz
Link M1=134567, N1=524288
Pixel N=6, M1=18, M2=7, P1=2
Pixel clock 138571 kHz
waiting for panel powerup
panel powered up
GT Power Management Init (post VBIOS)
GT init timeout
PCI: 00:16.0 init
ME: FW Partition Table : OK
ME: Bringup Loader Failure : NO
ME: Firmware Init Complete : NO
ME: Manufacturing Mode : NO
ME: Boot Options Present : NO
ME: Update In Progress : NO
ME: Current Working State : Normal
ME: Current Operation State : M0 with UMA
ME: Current Operation Mode : Normal
ME: Error Code : No Error
ME: Progress Phase : Host Communication
ME: Power Management Event : Clean Moff->Mx wake
ME: Progress Phase State : Host communication established
ME: BIOS path: Normal
ME: Extend SHA-256: 4525e6abe84786a34336e0a901dcaacbfc97cfc5bf640f7b78eb11bac53c2f86
PCI: 00:19.0 init
PCI: 00:1a.0 init
EHCI: Setting up controller.. done.
PCI: 00:1b.0 init
Azalia: base = cfd20000
Azalia: V1CTL disabled.
Azalia: codec_mask = 09
Azalia: Initializing codec #3
Azalia: codec viddid: 80862804
Azalia: verb_size: 16
Azalia: verb loaded.
Azalia: Initializing codec #0
Azalia: codec viddid: 14f15069
Azalia: verb_size: 44
Azalia: verb loaded.
PCI: 00:1d.0 init
EHCI: Setting up controller.. done.
PCI: 00:1e.0 init
PCI init.
PCI: 00:1f.0 init
pch: lpc_init
IOAPIC: Initializing IOAPIC at 0xfec00000
IOAPIC: Bootstrap Processor Local APIC = 0x00
IOAPIC: ID = 0x01
IOAPIC: Dumping registers
reg 0x0000: 0x01000000
reg 0x0001: 0x00170020
reg 0x0002: 0x00170020
Set power on after power failure.
NMI sources enabled.
Mobile 5 PM init
rtc_failed = 0x0
RTC Init
i8259_configure_irq_trigger: current interrupts are 0x0
i8259_configure_irq_trigger: try to set interrupts 0x200
Enabling BIOS updates outside of SMM... Disabling ACPI via APMC:
done.
Locking SMM.
PCI: 00:1f.2 init
SATA: Initializing...
SATA: Controller in AHCI mode.
ABAR: CFD26000
PCI: 00:1f.3 init
PCI: 00:1f.6 init
Thermal init start.
Thermal init done.
PCI: 04:00.0 init
smbus: PCI: 00:1f.3[0]->I2C: 01:54 init
smbus: PCI: 00:1f.3[0]->I2C: 01:55 init
smbus: PCI: 00:1f.3[0]->I2C: 01:56 init
smbus: PCI: 00:1f.3[0]->I2C: 01:57 init
smbus: PCI: 00:1f.3[0]->I2C: 01:5c init
Locking EEPROM RFID
init EEPROM done
smbus: PCI: 00:1f.3[0]->I2C: 01:5d init
smbus: PCI: 00:1f.3[0]->I2C: 01:5e init
smbus: PCI: 00:1f.3[0]->I2C: 01:5f init
Devices initialized
Show all devs...After init.
Root Device: enabled 1
PNP: 00ff.1: enabled 1
PNP: 00ff.2: enabled 1
CPU_CLUSTER: 0: enabled 1
APIC: 00: enabled 1
DOMAIN: 0000: enabled 1
PCI: 00:00.0: enabled 1
PCI: 00:02.0: enabled 1
PCI: 00:16.2: enabled 0
PCI: 00:19.0: enabled 1
PCI: 00:1a.0: enabled 1
PCI: 00:1b.0: enabled 1
PCI: 00:1c.0: enabled 1
PCI: 00:1c.3: enabled 1
PCI: 00:1c.4: enabled 1
PCI: 00:1d.0: enabled 1
PCI: 00:1f.0: enabled 1
PCI: 00:1f.2: enabled 1
PCI: 00:1f.3: enabled 1
I2C: 01:54: enabled 1
I2C: 01:55: enabled 1
I2C: 01:56: enabled 1
I2C: 01:57: enabled 1
I2C: 01:5c: enabled 1
I2C: 01:5d: enabled 1
I2C: 01:5e: enabled 1
I2C: 01:5f: enabled 1
PCI: 00:01.0: enabled 1
PCI: 00:16.0: enabled 1
PCI: 00:1e.0: enabled 1
PCI: 00:1f.6: enabled 1
PCI: 04:00.0: enabled 1
APIC: 01: enabled 1
APIC: 04: enabled 1
APIC: 05: enabled 1
BS: Exiting BS_DEV_INIT state.
BS: Entering BS_POST_DEVICE state.
CBMEM region bf6d0000-bf7fffff (cbmem_check_toc)
Adding CBMEM entry as no. 6
Moving GDT to bf6e0e00...ok
Finalize devices...
Devices finalized
BS: Exiting BS_POST_DEVICE state.
BS: Entering BS_OS_RESUME_CHECK state.
BS: Exiting BS_OS_RESUME_CHECK state.
BS: Entering BS_WRITE_TABLES state.
Updating MRC cache data.
find_current_mrc_cache_local: No valid MRC cache found.
SF: Detected MX25L6405D with page size 1000, total 800000
Need to erase the MRC cache region of 65536 bytes at fffe0000
SF: Successfully erased 65536 bytes @ 0x7e0000
Finally: write MRC cache update to flash at fffe0000
Copying Interrupt Routing Table to 0x000f0000... done.
Adding CBMEM entry as no. 7
Copying Interrupt Routing Table to 0xbf6e1000... done.
PIRQ table: 288 bytes.
Wrote the mp table end at: 000f0410 - 000f05d4
Adding CBMEM entry as no. 8
Wrote the mp table end at: bf6e2010 - bf6e21d4
MP table: 468 bytes.
Adding CBMEM entry as no. 9
ACPI: Writing ACPI tables at bf6e3000.
ACPI: * HPET
ACPI: added table 1/32, length now 40
ACPI: * MADT
ACPI: added table 2/32, length now 44
ACPI: * MCFG
ACPI: added table 3/32, length now 48
ACPI: * FACS
ACPI: Patching up global NVS in DSDT at offset 0x020d -> 0xbf6e6e60
ACPI: * DSDT @ bf6e3360 Length 3af1
ACPI: * FADT
ACPI: added table 4/32, length now 52
ACPI: * SSDT
Found 1 CPU(s) with 4 core(s) each.
PSS: 2667MHz power 25000 control 0x19 status 0x19
PSS: 2666MHz power 25000 control 0x14 status 0x14
PSS: 2533MHz power 23465 control 0x13 status 0x13
PSS: 2400MHz power 21982 control 0x12 status 0x12
PSS: 2266MHz power 20527 control 0x11 status 0x11
PSS: 2133MHz power 19080 control 0x10 status 0x10
PSS: 2000MHz power 17681 control 0xf status 0xf
PSS: 1866MHz power 16310 control 0xe status 0xe
PSS: 1733MHz power 14966 control 0xd status 0xd
PSS: 1600MHz power 13665 control 0xc status 0xc
PSS: 1466MHz power 12375 control 0xb status 0xb
PSS: 1333MHz power 11112 control 0xa status 0xa
PSS: 1200MHz power 9877 control 0x9 status 0x9
PSS: 2667MHz power 25000 control 0x19 status 0x19
PSS: 2666MHz power 25000 control 0x14 status 0x14
PSS: 2533MHz power 23465 control 0x13 status 0x13
PSS: 2400MHz power 21982 control 0x12 status 0x12
PSS: 2266MHz power 20527 control 0x11 status 0x11
PSS: 2133MHz power 19080 control 0x10 status 0x10
PSS: 2000MHz power 17681 control 0xf status 0xf
PSS: 1866MHz power 16310 control 0xe status 0xe
PSS: 1733MHz power 14966 control 0xd status 0xd
PSS: 1600MHz power 13665 control 0xc status 0xc
PSS: 1466MHz power 12375 control 0xb status 0xb
PSS: 1333MHz power 11112 control 0xa status 0xa
PSS: 1200MHz power 9877 control 0x9 status 0x9
PSS: 2667MHz power 25000 control 0x19 status 0x19
PSS: 2666MHz power 25000 control 0x14 status 0x14
PSS: 2533MHz power 23465 control 0x13 status 0x13
PSS: 2400MHz power 21982 control 0x12 status 0x12
PSS: 2266MHz power 20527 control 0x11 status 0x11
PSS: 2133MHz power 19080 control 0x10 status 0x10
PSS: 2000MHz power 17681 control 0xf status 0xf
PSS: 1866MHz power 16310 control 0xe status 0xe
PSS: 1733MHz power 14966 control 0xd status 0xd
PSS: 1600MHz power 13665 control 0xc status 0xc
PSS: 1466MHz power 12375 control 0xb status 0xb
PSS: 1333MHz power 11112 control 0xa status 0xa
PSS: 1200MHz power 9877 control 0x9 status 0x9
PSS: 2667MHz power 25000 control 0x19 status 0x19
PSS: 2666MHz power 25000 control 0x14 status 0x14
PSS: 2533MHz power 23465 control 0x13 status 0x13
PSS: 2400MHz power 21982 control 0x12 status 0x12
PSS: 2266MHz power 20527 control 0x11 status 0x11
PSS: 2133MHz power 19080 control 0x10 status 0x10
PSS: 2000MHz power 17681 control 0xf status 0xf
PSS: 1866MHz power 16310 control 0xe status 0xe
PSS: 1733MHz power 14966 control 0xd status 0xd
PSS: 1600MHz power 13665 control 0xc status 0xc
PSS: 1466MHz power 12375 control 0xb status 0xb
PSS: 1333MHz power 11112 control 0xa status 0xa
PSS: 1200MHz power 9877 control 0x9 status 0x9
ACPI: added table 5/32, length now 56
current = bf6e7ec0
ACPI: done.
Laptop handling...
ACPI tables: 20160 bytes.
Adding CBMEM entry as no. 10
smbios_write_tables: bf6ee400
Root Device (LENOVO 3626EN1)
PNP: 00ff.1 (Lenovo Power Management Hardware Hub 7)
PNP: 00ff.2 (Lenovo H8 EC)
CPU_CLUSTER: 0 (Intel i7 (Nehalem) integrated Northbridge)
APIC: 00 (Intel Nehalem CPU)
DOMAIN: 0000 (Intel i7 (Nehalem) integrated Northbridge)
PCI: 00:00.0 (Intel i7 (Nehalem) integrated Northbridge)
PCI: 00:02.0 (Intel i7 (Nehalem) integrated Northbridge)
PCI: 00:16.2 (unknown)
PCI: 00:19.0 (unknown)
PCI: 00:1a.0 (unknown)
PCI: 00:1b.0 (unknown)
PCI: 00:1c.0 (unknown)
PCI: 00:1c.3 (unknown)
PCI: 00:1c.4 (unknown)
PCI: 00:1d.0 (unknown)
PCI: 00:1f.0 (unknown)
PCI: 00:1f.2 (unknown)
PCI: 00:1f.3 (unknown)
I2C: 01:54 (AT24RF08C)
I2C: 01:55 (AT24RF08C)
I2C: 01:56 (AT24RF08C)
I2C: 01:57 (AT24RF08C)
I2C: 01:5c (AT24RF08C)
I2C: 01:5d (AT24RF08C)
I2C: 01:5e (AT24RF08C)
I2C: 01:5f (AT24RF08C)
PCI: 00:01.0 (unknown)
PCI: 00:16.0 (unknown)
PCI: 00:1e.0 (unknown)
PCI: 00:1f.6 (unknown)
PCI: 04:00.0 (unknown)
APIC: 01 (unknown)
APIC: 04 (unknown)
APIC: 05 (unknown)
SMBIOS tables: 310 bytes.
Adding CBMEM entry as no. 11
Adding CBMEM entry as no. 12
Writing table forward entry at 0x00000500
Wrote coreboot table at: 00000500, 0x10 bytes, checksum 545f
Table forward entry ends at 0x00000528.
... aligned to 0x00001000
Writing coreboot table at 0xbf7eec00
rom_table_end = 0xbf7eec00
... aligned to 0xbf7f0000
0. 0000000000000000-0000000000000fff: CONFIGURATION TABLES
1. 0000000000001000-000000000009ffff: RAM
2. 00000000000a0000-00000000000fffff: RESERVED
3. 0000000000100000-00000000bf6cffff: RAM
4. 00000000bf6d0000-00000000bf7fffff: CONFIGURATION TABLES
5. 00000000bf800000-00000000bfffffff: RESERVED
6. 00000000c1c00000-00000000c3ffffff: RESERVED
7. 00000000d0000000-00000000efffffff: RESERVED
8. 00000000fed00000-00000000fedfffff: RESERVED
9. 0000000100000000-00000001fbffffff: RAM
10. 00000001fc000000-00000001ffffffff: RESERVED
11. 0000000200000000-0000000237ffffff: RAM
Wrote coreboot table at: bf7eec00, 0x890 bytes, checksum c44b
coreboot table: 2216 bytes.
FREE SPACE 0. bf7f6c00 00009400
CAR GLOBALS 1. bf6d0200 00000200
CONSOLE 2. bf6d0400 00010000
TIME STAMP 3. bf6e0400 00000200
MRC DATA 4. bf6e0600 00000600
ROMSTAGE 5. bf6e0c00 00000200
GDT 6. bf6e0e00 00000200
IRQ TABLE 7. bf6e1000 00001000
SMP TABLE 8. bf6e2000 00001000
ACPI 9. bf6e3000 0000b400
SMBIOS 10. bf6ee400 00000800
ACPI RESUME11. bf6eec00 00100000
COREBOOT 12. bf7eec00 00008000
BS: Exiting BS_WRITE_TABLES state.
BS: Entering BS_PAYLOAD_LOAD state.
CBFS: located payload @ fff49b78, 309199 bytes.
Loading segment from rom address 0xfff49b78
code (compression=1)
New segment dstaddr 0x8200 memsize 0x17d08 srcaddr 0xfff49bcc filesize 0x83aa
(cleaned up) New segment addr 0x8200 size 0x17d08 offset 0xfff49bcc filesize 0x83aa
Loading segment from rom address 0xfff49b94
code (compression=1)
New segment dstaddr 0x100000 memsize 0xde0b4 srcaddr 0xfff51f76 filesize 0x433d1
(cleaned up) New segment addr 0x100000 size 0xde0b4 offset 0xfff51f76 filesize 0x433d1
Loading segment from rom address 0xfff49bb0
Entry Point 0x00008200
Bounce Buffer at bf582000, 1364204 bytes
Loading Segment: addr: 0x0000000000008200 memsz: 0x0000000000017d08 filesz: 0x00000000000083aa
lb: [0x0000000000100000, 0x000000000016f038)
Post relocation: addr: 0x0000000000008200 memsz: 0x0000000000017d08 filesz: 0x00000000000083aa
using LZMA
[ 0x00008200, 000185d7, 0x0001ff08) <- fff49bcc
Clearing Segment: addr: 0x00000000000185d7 memsz: 0x0000000000007931
dest 00008200, end 0001ff08, bouncebuffer bf582000
Loading Segment: addr: 0x0000000000100000 memsz: 0x00000000000de0b4 filesz: 0x00000000000433d1
lb: [0x0000000000100000, 0x000000000016f038)
segment: [0x0000000000100000, 0x00000000001433d1, 0x00000000001de0b4)
bounce: [0x00000000bf582000, 0x00000000bf5c53d1, 0x00000000bf6600b4)
Post relocation: addr: 0x00000000bf582000 memsz: 0x00000000000de0b4 filesz: 0x00000000000433d1
using LZMA
[ 0xbf582000, bf6600b4, 0xbf6600b4) <- fff51f76
dest bf582000, end bf6600b4, bouncebuffer bf582000
move suffix around: from bf5f1038, to 16f038, amount: 6f07c
Loaded segments
BS: Exiting BS_PAYLOAD_LOAD state.
BS: Entering BS_PAYLOAD_BOOT state.
PCH watchdog disabled
Jumping to boot code at 00008200
CPU0: stack: 0016a000 - 0016b000, lowest used address 0016aa58, stack used: 1448 bytes
entry = 0x00008200
lb_start = 0x00100000
lb_size = 0x0006f038
buffer = 0xbf582000
error: file `/boot/grub/i386-coreboot/usbserial_ftdi.mod' not found.
error: file `/boot/grub/i386-coreboot/usbserial_pl2303.mod' not found.
error: file `/boot/grub/i386-coreboot/usbserial_ftdi.mod' not found.
error: file `/boot/grub/i386-coreboot/usbserial_pl2303.mod' not found.
error: terminal `serial_usb0' isn't found.
error: terminal `serial_usb0' isn't found.
error: file `/boot/grub/i386-coreboot/gfxterm.mod' not found.
error: file `/boot/grub/i386-coreboot/png.mod' not found.
error: file `/boot/grub/i386-coreboot/gfxterm_background.mod' not found.
GNU GRUB version 2.02~beta2
+----------------------------------------------------------------------------+||||||||||||||||||||||||+----------------------------------------------------------------------------+ Use the ^ and v keys to select which entry is highlighted.
Press enter to boot the selected OS, `e' to edit the commands
before booting or `c' for a command-line. *Debian GNU/Linux, with Linux 3.2.54  Debian GNU/Linux, with Linux 3.2.54 (recovery mode)  Debian GNU/Linux, with Linux 3.2.0-4-amd64  Debian GNU/Linux, with Linux 3.2.0-4-amd64 (recovery mode)  Xen 4.1-amd64  Memory test (memtest86+)  Memory test (memtest86+, serial console 115200)  Memory test (memtest86+, experimental multiboot)  Memory test (memtest86+, serial console 115200, experimental multiboot)  FreeBSD  Install Debian Sid  SeaBIOS v The highlighted entry will be executed automatically in 5s. The highlighted entry will be executed automatically in 4s. The highlighted entry will be executed automatically in 3s.
112 bytes lost