blob: f79ff4bf76f0873bd14c1424254194fe66cfb889 [file] [log] [blame]
coreboot-4.0-5190-g892d129 Wed May 28 14:36:36 EEST 2014 booting...
BS: BS_PRE_DEVICE times (us): entry 0 run 0 exit 1
BS: BS_DEV_INIT_CHIPS times (us): entry 0 run 4 exit 0
Enumerating buses...
Show all devs...Before device enumeration.
Root Device: enabled 1
CPU_CLUSTER: 0: enabled 1
APIC: 00: enabled 1
DOMAIN: 0000: enabled 1
PCI: 00:00.0: enabled 1
PCI: 00:01.0: enabled 1
PCI: 00:04.0: enabled 0
PCI: 00:05.0: enabled 1
PCI: 00:06.0: enabled 0
PCI: 00:07.0: enabled 0
PCI: 00:08.0: enabled 0
PCI: 00:11.0: enabled 1
PCI: 00:12.0: enabled 1
PCI: 00:12.1: enabled 1
PCI: 00:12.2: enabled 1
PCI: 00:13.0: enabled 1
PCI: 00:13.1: enabled 1
PCI: 00:13.2: enabled 1
PCI: 00:14.0: enabled 1
PCI: 00:14.1: enabled 1
PCI: 00:14.2: enabled 1
PCI: 00:14.3: enabled 1
PCI: 00:14.4: enabled 1
PCI: 00:14.5: enabled 0
PCI: 00:15.0: enabled 1
PCI: 00:16.0: enabled 0
PCI: 00:16.2: enabled 0
PCI: 00:18.0: enabled 1
PCI: 00:18.1: enabled 1
PCI: 00:18.2: enabled 1
PCI: 00:18.3: enabled 1
PCI: 00:18.4: enabled 1
PCI: 00:18.5: enabled 1
PCI: 00:18.6: enabled 1
PCI: 00:18.7: enabled 1
Compare with tree...
Root Device: enabled 1
CPU_CLUSTER: 0: enabled 1
APIC: 00: enabled 1
DOMAIN: 0000: enabled 1
PCI: 00:00.0: enabled 1
PCI: 00:01.0: enabled 1
PCI: 00:04.0: enabled 0
PCI: 00:05.0: enabled 1
PCI: 00:06.0: enabled 0
PCI: 00:07.0: enabled 0
PCI: 00:08.0: enabled 0
PCI: 00:11.0: enabled 1
PCI: 00:12.0: enabled 1
PCI: 00:12.1: enabled 1
PCI: 00:12.2: enabled 1
PCI: 00:13.0: enabled 1
PCI: 00:13.1: enabled 1
PCI: 00:13.2: enabled 1
PCI: 00:14.0: enabled 1
PCI: 00:14.1: enabled 1
PCI: 00:14.2: enabled 1
PCI: 00:14.3: enabled 1
PCI: 00:14.4: enabled 1
PCI: 00:14.5: enabled 0
PCI: 00:15.0: enabled 1
PCI: 00:16.0: enabled 0
PCI: 00:16.2: enabled 0
PCI: 00:18.0: enabled 1
PCI: 00:18.1: enabled 1
PCI: 00:18.2: enabled 1
PCI: 00:18.3: enabled 1
PCI: 00:18.4: enabled 1
PCI: 00:18.5: enabled 1
PCI: 00:18.6: enabled 1
PCI: 00:18.7: enabled 1
Mainboard Gizmo Enable.
SLP_TYP type was 5
scan_static_bus for Root Device
setup_bsp_ramtop, TOP MEM: msr.lo = 0x3f000000, msr.hi = 0x00000000
setup_bsp_ramtop, TOP MEM2: msr.lo = 0x00000000, msr.hi = 0x00000000
setup_uma_memory: uma size 0x10000000, memory start 0x2f000000
CPU_CLUSTER: 0 enabled
DOMAIN: 0000 enabled
CPU_CLUSTER: 0 scanning...
AP siblings=1
CPU: APIC: 00 enabled
CPU: APIC: 01 enabled
DOMAIN: 0000 scanning...
PCI: pci_scan_bus for bus 00
PCI: 00:00.0 [1022/1510] ops
PCI: 00:00.0 [1022/1510] enabled
PCI: 00:01.0 [1002/9804] enabled
Capability: type 0x01 @ 0x50
Capability: type 0x10 @ 0x58
Capability: type 0x05 @ 0xa0
Capability: type 0x0d @ 0xb0
Capability: type 0x08 @ 0xb8
Capability: type 0x01 @ 0x50
Capability: type 0x10 @ 0x58
PCI: 00:05.0 subordinate bus PCI Express
PCI: 00:05.0 [1022/1513] enabled
sb800_enable() SB800 - Smbus.c - alink_ab_indx - Start.
SB800 - Smbus.c - alink_ab_indx - End.
SLP_TYP type was 5
PCI: 00:11.0 [1002/4390] enabled
sb800_enable() PCI: 00:12.0 [1002/4397] ops
PCI: 00:12.0 [1002/4397] enabled
sb800_enable() PCI: Static device PCI: 00:12.1 not found, disabling it.
sb800_enable() PCI: 00:12.2 [1002/4396] ops
PCI: 00:12.2 [1002/4396] enabled
sb800_enable() PCI: 00:13.0 [1002/4397] ops
PCI: 00:13.0 [1002/4397] enabled
sb800_enable() PCI: Static device PCI: 00:13.1 not found, disabling it.
sb800_enable() PCI: 00:13.2 [1002/4396] ops
PCI: 00:13.2 [1002/4396] enabled
sb800_enable() sm_init().
IOAPIC: Clearing IOAPIC at 0xfec00000
IOAPIC: 24 interrupts
IOAPIC: reg 0x00000000 value 0x00000000 0x00010000
IOAPIC: reg 0x00000001 value 0x00000000 0x00010000
IOAPIC: reg 0x00000002 value 0x00000000 0x00010000
IOAPIC: reg 0x00000003 value 0x00000000 0x00010000
IOAPIC: reg 0x00000004 value 0x00000000 0x00010000
IOAPIC: reg 0x00000005 value 0x00000000 0x00010000
IOAPIC: reg 0x00000006 value 0x00000000 0x00010000
IOAPIC: reg 0x00000007 value 0x00000000 0x00010000
IOAPIC: reg 0x00000008 value 0x00000000 0x00010000
IOAPIC: reg 0x00000009 value 0x00000000 0x00010000
IOAPIC: reg 0x0000000a value 0x00000000 0x00010000
IOAPIC: reg 0x0000000b value 0x00000000 0x00010000
IOAPIC: reg 0x0000000c value 0x00000000 0x00010000
IOAPIC: reg 0x0000000d value 0x00000000 0x00010000
IOAPIC: reg 0x0000000e value 0x00000000 0x00010000
IOAPIC: reg 0x0000000f value 0x00000000 0x00010000
IOAPIC: reg 0x00000010 value 0x00000000 0x00010000
IOAPIC: reg 0x00000011 value 0x00000000 0x00010000
IOAPIC: reg 0x00000012 value 0x00000000 0x00010000
IOAPIC: reg 0x00000013 value 0x00000000 0x00010000
IOAPIC: reg 0x00000014 value 0x00000000 0x00010000
IOAPIC: reg 0x00000015 value 0x00000000 0x00010000
IOAPIC: reg 0x00000016 value 0x00000000 0x00010000
IOAPIC: reg 0x00000017 value 0x00000000 0x00010000
IOAPIC: Initializing IOAPIC at 0xfec00000
IOAPIC: Bootstrap Processor Local APIC = 0x00
IOAPIC: ID = 0x02
IOAPIC: Dumping registers
reg 0x0000: 0x02000000
reg 0x0001: 0x00178021
reg 0x0002: 0x02000000
IOAPIC: 24 interrupts
IOAPIC: Enabling interrupts on FSB
IOAPIC: reg 0x00000000 value 0x00000000 0x00000700
IOAPIC: reg 0x00000001 value 0x00000000 0x00010000
IOAPIC: reg 0x00000002 value 0x00000000 0x00010000
IOAPIC: reg 0x00000003 value 0x00000000 0x00010000
IOAPIC: reg 0x00000004 value 0x00000000 0x00010000
IOAPIC: reg 0x00000005 value 0x00000000 0x00010000
IOAPIC: reg 0x00000006 value 0x00000000 0x00010000
IOAPIC: reg 0x00000007 value 0x00000000 0x00010000
IOAPIC: reg 0x00000008 value 0x00000000 0x00010000
IOAPIC: reg 0x00000009 value 0x00000000 0x00010000
IOAPIC: reg 0x0000000a value 0x00000000 0x00010000
IOAPIC: reg 0x0000000b value 0x00000000 0x00010000
IOAPIC: reg 0x0000000c value 0x00000000 0x00010000
IOAPIC: reg 0x0000000d value 0x00000000 0x00010000
IOAPIC: reg 0x0000000e value 0x00000000 0x00010000
IOAPIC: reg 0x0000000f value 0x00000000 0x00010000
IOAPIC: reg 0x00000010 value 0x00000000 0x00010000
IOAPIC: reg 0x00000011 value 0x00000000 0x00010000
IOAPIC: reg 0x00000012 value 0x00000000 0x00010000
IOAPIC: reg 0x00000013 value 0x00000000 0x00010000
IOAPIC: reg 0x00000014 value 0x00000000 0x00010000
IOAPIC: reg 0x00000015 value 0x00000000 0x00010000
IOAPIC: reg 0x00000016 value 0x00000000 0x00010000
IOAPIC: reg 0x00000017 value 0x00000000 0x00010000
PCI: 00:14.0 [1002/4385] enabled
sb800_enable() PCI: Static device PCI: 00:14.1 not found, disabling it.
sb800_enable() hda enabled
PCI: 00:14.2 [1002/4383] ops
PCI: 00:14.2 [1002/4383] enabled
sb800_enable() PCI: 00:14.3 [1002/439d] bus ops
PCI: 00:14.3 [1002/439d] enabled
sb800_enable() PCI: 00:14.4 [1002/4384] bus ops
PCI: 00:14.4 [1002/4384] enabled
sb800_enable() sb800_enable() Capability: type 0x01 @ 0x50
Capability: type 0x10 @ 0x58
Capability: type 0x0d @ 0xb0
Capability: type 0x08 @ 0xb8
Capability: type 0x01 @ 0x50
Capability: type 0x10 @ 0x58
PCI: 00:15.0 subordinate bus PCI Express
PCI: 00:15.0 [1002/43a0] enabled
sb800_enable() sb800_enable() PCI: 00:18.0 [1022/1700] enabled
PCI: 00:18.1 [1022/1701] enabled
PCI: 00:18.2 [1022/1702] enabled
PCI: 00:18.3 [1022/1703] enabled
PCI: 00:18.4 [1022/1704] enabled
PCI: 00:18.5 [1022/1718] enabled
PCI: 00:18.6 [1022/1716] enabled
PCI: 00:18.7 [1022/1719] enabled
do_pci_scan_bridge for PCI: 00:05.0
PCI: pci_scan_bus for bus 01
PCI: 01:00.0 [10ec/8168] enabled
PCI: pci_scan_bus returning with max=001
Capability: type 0x01 @ 0x40
Capability: type 0x05 @ 0x50
Capability: type 0x10 @ 0x70
Capability: type 0x01 @ 0x50
Capability: type 0x10 @ 0x58
do_pci_scan_bridge returns max 1
scan_static_bus for PCI: 00:14.3
scan_static_bus for PCI: 00:14.3 done
do_pci_scan_bridge for PCI: 00:14.4
PCI: pci_scan_bus for bus 02
PCI: pci_scan_bus returning with max=002
do_pci_scan_bridge returns max 2
do_pci_scan_bridge for PCI: 00:15.0
PCI: pci_scan_bus for bus 03
PCI: pci_scan_bus returning with max=003
do_pci_scan_bridge returns max 3
PCI: pci_scan_bus returning with max=003
scan_static_bus for Root Device done
done
BS: BS_DEV_ENUMERATE times (us): entry 0 run 75956 exit 0
found VGA at PCI: 00:01.0
Setting up VGA for PCI: 00:01.0
Setting PCI_BRIDGE_CTL_VGA for bridge DOMAIN: 0000
Setting PCI_BRIDGE_CTL_VGA for bridge Root Device
Allocating resources...
Reading resources...
Root Device read_resources bus 0 link: 0
CPU_CLUSTER: 0 read_resources bus 0 link: 0
APIC: 00 missing read_resources
APIC: 01 missing read_resources
CPU_CLUSTER: 0 read_resources bus 0 link: 0 done
Fam14h - domain_read_resources
DOMAIN: 0000 read_resources bus 0 link: 0
Fam14h - nb_read_resources
PCI: 00:05.0 read_resources bus 1 link: 0
PCI: 00:05.0 read_resources bus 1 link: 0 done
SB800 - Lpc.c - lpc_read_resources - Start.
SB800 - Lpc.c - lpc_read_resources - End.
PCI: 00:14.4 read_resources bus 2 link: 0
PCI: 00:14.4 read_resources bus 2 link: 0 done
PCI: 00:15.0 read_resources bus 3 link: 0
PCI: 00:15.0 read_resources bus 3 link: 0 done
DOMAIN: 0000 read_resources bus 0 link: 0 done
Root Device read_resources bus 0 link: 0 done
Done reading resources.
Show resources in subtree (Root Device)...After reading.
Root Device child on link 0 CPU_CLUSTER: 0
CPU_CLUSTER: 0 child on link 0 APIC: 00
APIC: 00
APIC: 01
DOMAIN: 0000 child on link 0 PCI: 00:00.0
DOMAIN: 0000 resource base 0 size 0 align 0 gran 0 limit ffff flags 40040100 index 10000000
DOMAIN: 0000 resource base 0 size 0 align 0 gran 0 limit ffffffff flags 40040200 index 10000100
PCI: 00:00.0
PCI: 00:00.0 resource base f8000000 size 1000000 align 0 gran 0 limit 0 flags f0000200 index c0010058
PCI: 00:01.0
PCI: 00:01.0 resource base 0 size 10000000 align 28 gran 28 limit ffffffff flags 1200 index 10
PCI: 00:01.0 resource base 0 size 100 align 8 gran 8 limit ffff flags 100 index 14
PCI: 00:01.0 resource base 0 size 40000 align 18 gran 18 limit ffffffff flags 200 index 18
PCI: 00:04.0
PCI: 00:05.0 child on link 0 PCI: 01:00.0
PCI: 00:05.0 resource base 0 size 0 align 12 gran 12 limit ffffffff flags 80102 index 1c
PCI: 00:05.0 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
PCI: 00:05.0 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
PCI: 01:00.0
PCI: 01:00.0 resource base 0 size 100 align 8 gran 8 limit ffff flags 100 index 10
PCI: 01:00.0 resource base 0 size 1000 align 12 gran 12 limit ffffffffffffffff flags 1201 index 18
PCI: 01:00.0 resource base 0 size 4000 align 14 gran 14 limit ffffffffffffffff flags 1201 index 20
PCI: 01:00.0 resource base 0 size 10000 align 16 gran 16 limit ffffffff flags 2200 index 30
PCI: 00:06.0
PCI: 00:07.0
PCI: 00:08.0
PCI: 00:11.0
PCI: 00:11.0 resource base 0 size 8 align 3 gran 3 limit ffff flags 100 index 10
PCI: 00:11.0 resource base 0 size 4 align 2 gran 2 limit ffff flags 100 index 14
PCI: 00:11.0 resource base 0 size 8 align 3 gran 3 limit ffff flags 100 index 18
PCI: 00:11.0 resource base 0 size 4 align 2 gran 2 limit ffff flags 100 index 1c
PCI: 00:11.0 resource base 0 size 10 align 4 gran 4 limit ffff flags 100 index 20
PCI: 00:11.0 resource base 0 size 400 align 10 gran 10 limit ffffffff flags 200 index 24
PCI: 00:12.0
PCI: 00:12.0 resource base 0 size 1000 align 12 gran 12 limit ffffffff flags 200 index 10
PCI: 00:12.1
PCI: 00:12.2
PCI: 00:12.2 resource base 0 size 100 align 8 gran 8 limit ffffffff flags 200 index 10
PCI: 00:13.0
PCI: 00:13.0 resource base 0 size 1000 align 12 gran 12 limit ffffffff flags 200 index 10
PCI: 00:13.1
PCI: 00:13.2
PCI: 00:13.2 resource base 0 size 100 align 8 gran 8 limit ffffffff flags 200 index 10
PCI: 00:14.0
PCI: 00:14.1
PCI: 00:14.2
PCI: 00:14.2 resource base 0 size 4000 align 14 gran 14 limit ffffffffffffffff flags 201 index 10
PCI: 00:14.3
PCI: 00:14.3 resource base 0 size 1 align 0 gran 0 limit ffffffff flags 200 index a0
PCI: 00:14.3 resource base 0 size 1000 align 0 gran 0 limit 0 flags c0040100 index 10000000
PCI: 00:14.3 resource base ff800000 size 800000 align 0 gran 0 limit 0 flags c0040200 index 10000100
PCI: 00:14.3 resource base fec00000 size 1000 align 0 gran 0 limit 0 flags c0000200 index 3
PCI: 00:14.4
PCI: 00:14.4 resource base 0 size 0 align 12 gran 12 limit ffff flags 80102 index 1c
PCI: 00:14.4 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 81202 index 24
PCI: 00:14.4 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
PCI: 00:14.5
PCI: 00:15.0
PCI: 00:15.0 resource base 0 size 0 align 12 gran 12 limit ffffffff flags 80102 index 1c
PCI: 00:15.0 resource base 0 size 0 align 20 gran 20 limit ffffffffffffffff flags 81202 index 24
PCI: 00:15.0 resource base 0 size 0 align 20 gran 20 limit ffffffff flags 80202 index 20
PCI: 00:16.0
PCI: 00:16.2
PCI: 00:18.0
PCI: 00:18.1
PCI: 00:18.2
PCI: 00:18.3
PCI: 00:18.4
PCI: 00:18.5
PCI: 00:18.6
PCI: 00:18.7
DOMAIN: 0000 compute_resources_io: base: 0 size: 0 align: 0 gran: 0 limit: ffff
PCI: 00:05.0 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffffffff
PCI: 01:00.0 10 * [0x0 - 0xff] io
PCI: 00:05.0 compute_resources_io: base: 100 size: 1000 align: 12 gran: 12 limit: ffff done
PCI: 00:14.4 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff
PCI: 00:14.4 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffff done
PCI: 00:15.0 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffffffff
PCI: 00:15.0 compute_resources_io: base: 0 size: 0 align: 12 gran: 12 limit: ffffffff done
PCI: 00:05.0 1c * [0x0 - 0xfff] io
PCI: 00:01.0 14 * [0x1000 - 0x10ff] io
PCI: 00:11.0 20 * [0x1400 - 0x140f] io
PCI: 00:11.0 10 * [0x1410 - 0x1417] io
PCI: 00:11.0 18 * [0x1418 - 0x141f] io
PCI: 00:11.0 14 * [0x1420 - 0x1423] io
PCI: 00:11.0 1c * [0x1424 - 0x1427] io
DOMAIN: 0000 compute_resources_io: base: 1428 size: 1428 align: 12 gran: 0 limit: ffff done
DOMAIN: 0000 compute_resources_mem: base: 0 size: 0 align: 0 gran: 0 limit: ffffffff
PCI: 00:05.0 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
PCI: 01:00.0 20 * [0x0 - 0x3fff] prefmem
PCI: 01:00.0 18 * [0x4000 - 0x4fff] prefmem
PCI: 00:05.0 compute_resources_prefmem: base: 5000 size: 100000 align: 20 gran: 20 limit: ffffffffffffffff done
PCI: 00:05.0 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 01:00.0 30 * [0x0 - 0xffff] mem
PCI: 00:05.0 compute_resources_mem: base: 10000 size: 100000 align: 20 gran: 20 limit: ffffffff done
PCI: 00:14.4 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 00:14.4 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
PCI: 00:14.4 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 00:14.4 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
PCI: 00:15.0 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff
PCI: 00:15.0 compute_resources_prefmem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
PCI: 00:15.0 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 00:15.0 compute_resources_mem: base: 0 size: 0 align: 20 gran: 20 limit: ffffffff done
PCI: 00:01.0 10 * [0x0 - 0xfffffff] prefmem
PCI: 00:05.0 24 * [0x10000000 - 0x100fffff] prefmem
PCI: 00:05.0 20 * [0x10100000 - 0x101fffff] mem
PCI: 00:01.0 18 * [0x10200000 - 0x1023ffff] mem
PCI: 00:14.2 10 * [0x10240000 - 0x10243fff] mem
PCI: 00:12.0 10 * [0x10244000 - 0x10244fff] mem
PCI: 00:13.0 10 * [0x10245000 - 0x10245fff] mem
PCI: 00:11.0 24 * [0x10246000 - 0x102463ff] mem
PCI: 00:12.2 10 * [0x10246400 - 0x102464ff] mem
PCI: 00:13.2 10 * [0x10246500 - 0x102465ff] mem
PCI: 00:14.3 a0 * [0x10246600 - 0x10246600] mem
DOMAIN: 0000 compute_resources_mem: base: 10246601 size: 10246601 align: 28 gran: 0 limit: ffffffff done
avoid_fixed_resources: DOMAIN: 0000
avoid_fixed_resources:@DOMAIN: 0000 10000000 limit 0000ffff
avoid_fixed_resources:@DOMAIN: 0000 10000100 limit ffffffff
constrain_resources: DOMAIN: 0000
constrain_resources: PCI: 00:00.0
constrain_resources: PCI: 00:01.0
constrain_resources: PCI: 00:05.0
constrain_resources: PCI: 01:00.0
constrain_resources: PCI: 00:11.0
constrain_resources: PCI: 00:12.0
constrain_resources: PCI: 00:12.2
constrain_resources: PCI: 00:13.0
constrain_resources: PCI: 00:13.2
constrain_resources: PCI: 00:14.0
constrain_resources: PCI: 00:14.2
constrain_resources: PCI: 00:14.3
constrain_resources: PCI: 00:14.4
constrain_resources: PCI: 00:15.0
constrain_resources: PCI: 00:18.0
constrain_resources: PCI: 00:18.1
constrain_resources: PCI: 00:18.2
constrain_resources: PCI: 00:18.3
constrain_resources: PCI: 00:18.4
constrain_resources: PCI: 00:18.5
constrain_resources: PCI: 00:18.6
constrain_resources: PCI: 00:18.7
avoid_fixed_resources2: DOMAIN: 0000@10000000 limit 0000ffff
lim->base 00001000 lim->limit 0000ffff
avoid_fixed_resources2: DOMAIN: 0000@10000100 limit ffffffff
lim->base 00000000 lim->limit f7ffffff
Setting resources...
DOMAIN: 0000 allocate_resources_io: base:1000 size:1428 align:12 gran:0 limit:ffff
Assigned: PCI: 00:05.0 1c * [0x1000 - 0x1fff] io
Assigned: PCI: 00:01.0 14 * [0x2000 - 0x20ff] io
Assigned: PCI: 00:11.0 20 * [0x2400 - 0x240f] io
Assigned: PCI: 00:11.0 10 * [0x2410 - 0x2417] io
Assigned: PCI: 00:11.0 18 * [0x2418 - 0x241f] io
Assigned: PCI: 00:11.0 14 * [0x2420 - 0x2423] io
Assigned: PCI: 00:11.0 1c * [0x2424 - 0x2427] io
DOMAIN: 0000 allocate_resources_io: next_base: 2428 size: 1428 align: 12 gran: 0 done
PCI: 00:05.0 allocate_resources_io: base:1000 size:1000 align:12 gran:12 limit:ffff
Assigned: PCI: 01:00.0 10 * [0x1000 - 0x10ff] io
PCI: 00:05.0 allocate_resources_io: next_base: 1100 size: 1000 align: 12 gran: 12 done
PCI: 00:14.4 allocate_resources_io: base:ffff size:0 align:12 gran:12 limit:ffff
PCI: 00:14.4 allocate_resources_io: next_base: ffff size: 0 align: 12 gran: 12 done
PCI: 00:15.0 allocate_resources_io: base:ffff size:0 align:12 gran:12 limit:ffff
PCI: 00:15.0 allocate_resources_io: next_base: ffff size: 0 align: 12 gran: 12 done
DOMAIN: 0000 allocate_resources_mem: base:e0000000 size:10246601 align:28 gran:0 limit:f7ffffff
Assigned: PCI: 00:01.0 10 * [0xe0000000 - 0xefffffff] prefmem
Assigned: PCI: 00:05.0 24 * [0xf0000000 - 0xf00fffff] prefmem
Assigned: PCI: 00:05.0 20 * [0xf0100000 - 0xf01fffff] mem
Assigned: PCI: 00:01.0 18 * [0xf0200000 - 0xf023ffff] mem
Assigned: PCI: 00:14.2 10 * [0xf0240000 - 0xf0243fff] mem
Assigned: PCI: 00:12.0 10 * [0xf0244000 - 0xf0244fff] mem
Assigned: PCI: 00:13.0 10 * [0xf0245000 - 0xf0245fff] mem
Assigned: PCI: 00:11.0 24 * [0xf0246000 - 0xf02463ff] mem
Assigned: PCI: 00:12.2 10 * [0xf0246400 - 0xf02464ff] mem
Assigned: PCI: 00:13.2 10 * [0xf0246500 - 0xf02465ff] mem
Assigned: PCI: 00:14.3 a0 * [0xf0246600 - 0xf0246600] mem
DOMAIN: 0000 allocate_resources_mem: next_base: f0246601 size: 10246601 align: 28 gran: 0 done
PCI: 00:05.0 allocate_resources_prefmem: base:f0000000 size:100000 align:20 gran:20 limit:f7ffffff
Assigned: PCI: 01:00.0 20 * [0xf0000000 - 0xf0003fff] prefmem
Assigned: PCI: 01:00.0 18 * [0xf0004000 - 0xf0004fff] prefmem
PCI: 00:05.0 allocate_resources_prefmem: next_base: f0005000 size: 100000 align: 20 gran: 20 done
PCI: 00:05.0 allocate_resources_mem: base:f0100000 size:100000 align:20 gran:20 limit:f7ffffff
Assigned: PCI: 01:00.0 30 * [0xf0100000 - 0xf010ffff] mem
PCI: 00:05.0 allocate_resources_mem: next_base: f0110000 size: 100000 align: 20 gran: 20 done
PCI: 00:14.4 allocate_resources_prefmem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff
PCI: 00:14.4 allocate_resources_prefmem: next_base: f7ffffff size: 0 align: 20 gran: 20 done
PCI: 00:14.4 allocate_resources_mem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff
PCI: 00:14.4 allocate_resources_mem: next_base: f7ffffff size: 0 align: 20 gran: 20 done
PCI: 00:15.0 allocate_resources_prefmem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff
PCI: 00:15.0 allocate_resources_prefmem: next_base: f7ffffff size: 0 align: 20 gran: 20 done
PCI: 00:15.0 allocate_resources_mem: base:f7ffffff size:0 align:20 gran:20 limit:f7ffffff
PCI: 00:15.0 allocate_resources_mem: next_base: f7ffffff size: 0 align: 20 gran: 20 done
Root Device assign_resources, bus 0 link: 0
Fam14h - domain_set_resources
amsr - incoming dev = 0027d9ac
adsr: (before) basek = 0, limitk = 3effffff.
adsr: (after) basek = 0, limitk = fbfff, sizek = fc000.
adsr - 0xa0000 to 0xbffff resource.
adsr: mmio_basek=00380000, basek=00000300, limitk=000fbfff
0: mmio_basek=00380000, basek=00000300, limitk=000fbfff
adsr - mmio_basek = 380000.
dword=2f000000
nvram_pos=f8, dword>>(8*i)=0
nvram_pos=f9, dword>>(8*i)=0
nvram_pos=fa, dword>>(8*i)=0
nvram_pos=fb, dword>>(8*i)=2f
CBMEM region 2e14f000-2effffff (cbmem_late_set_table)
DOMAIN: 0000 assign_resources, bus 0 link: 0
Fam14h - nb_set_resources
Fam14h - create_vga_resource
Fam14h - set_resource
PCI: 00:00.0 c0010058 <- [0x00f8000000 - 0x00f8ffffff] size 0x01000000 gran 0x00 mem <mmconfig>
PCI: 00:01.0 10 <- [0x00e0000000 - 0x00efffffff] size 0x10000000 gran 0x1c prefmem
PCI: 00:01.0 14 <- [0x0000002000 - 0x00000020ff] size 0x00000100 gran 0x08 io
PCI: 00:01.0 18 <- [0x00f0200000 - 0x00f023ffff] size 0x00040000 gran 0x12 mem
PCI: 00:05.0 1c <- [0x0000001000 - 0x0000001fff] size 0x00001000 gran 0x0c bus 01 io
PCI: 00:05.0 24 <- [0x00f0000000 - 0x00f00fffff] size 0x00100000 gran 0x14 bus 01 prefmem
PCI: 00:05.0 20 <- [0x00f0100000 - 0x00f01fffff] size 0x00100000 gran 0x14 bus 01 mem
PCI: 00:05.0 assign_resources, bus 1 link: 0
PCI: 01:00.0 10 <- [0x0000001000 - 0x00000010ff] size 0x00000100 gran 0x08 io
PCI: 01:00.0 18 <- [0x00f0004000 - 0x00f0004fff] size 0x00001000 gran 0x0c prefmem64
PCI: 01:00.0 20 <- [0x00f0000000 - 0x00f0003fff] size 0x00004000 gran 0x0e prefmem64
PCI: 01:00.0 30 <- [0x00f0100000 - 0x00f010ffff] size 0x00010000 gran 0x10 romem
PCI: 00:05.0 assign_resources, bus 1 link: 0
PCI: 00:11.0 10 <- [0x0000002410 - 0x0000002417] size 0x00000008 gran 0x03 io
PCI: 00:11.0 14 <- [0x0000002420 - 0x0000002423] size 0x00000004 gran 0x02 io
PCI: 00:11.0 18 <- [0x0000002418 - 0x000000241f] size 0x00000008 gran 0x03 io
PCI: 00:11.0 1c <- [0x0000002424 - 0x0000002427] size 0x00000004 gran 0x02 io
PCI: 00:11.0 20 <- [0x0000002400 - 0x000000240f] size 0x00000010 gran 0x04 io
PCI: 00:11.0 24 <- [0x00f0246000 - 0x00f02463ff] size 0x00000400 gran 0x0a mem
PCI: 00:12.0 10 <- [0x00f0244000 - 0x00f0244fff] size 0x00001000 gran 0x0c mem
PCI: 00:12.2 10 <- [0x00f0246400 - 0x00f02464ff] size 0x00000100 gran 0x08 mem
PCI: 00:13.0 10 <- [0x00f0245000 - 0x00f0245fff] size 0x00001000 gran 0x0c mem
PCI: 00:13.2 10 <- [0x00f0246500 - 0x00f02465ff] size 0x00000100 gran 0x08 mem
PCI: 00:14.2 10 <- [0x00f0240000 - 0x00f0243fff] size 0x00004000 gran 0x0e mem64
SB800 - Lpc.c - lpc_set_resources - Start.
PCI: 00:14.3 a0 <- [0x00f0246602 - 0x00f0246602] size 0x00000001 gran 0x00 mem
SB800 - Lpc.c - lpc_set_resources - End.
PCI: 00:14.4 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 02 io
PCI: 00:14.4 24 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 02 prefmem
PCI: 00:14.4 20 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 02 mem
PCI: 00:15.0 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 03 io
PCI: 00:15.0 24 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 03 prefmem
PCI: 00:15.0 20 <- [0x00f7ffffff - 0x00f7fffffe] size 0x00000000 gran 0x14 bus 03 mem
DOMAIN: 0000 assign_resources, bus 0 link: 0
adsr - leaving this lovely routine.
Root Device assign_resources, bus 0 link: 0
Done setting resources.
Show resources in subtree (Root Device)...After assigning values.
Root Device child on link 0 CPU_CLUSTER: 0
CPU_CLUSTER: 0 child on link 0 APIC: 00
APIC: 00
APIC: 01
DOMAIN: 0000 child on link 0 PCI: 00:00.0
DOMAIN: 0000 resource base 1000 size 1428 align 12 gran 0 limit ffff flags 40040100 index 10000000
DOMAIN: 0000 resource base e0000000 size 10246601 align 28 gran 0 limit f7ffffff flags 40040200 index 10000100
DOMAIN: 0000 resource base 0 size a0000 align 0 gran 0 limit 0 flags e0004200 index 10
DOMAIN: 0000 resource base c0000 size 3ef3fc00 align 0 gran 0 limit 0 flags e0004200 index 20
DOMAIN: 0000 resource base 2f000000 size 10000000 align 0 gran 0 limit 0 flags f0000200 index 7
PCI: 00:00.0
PCI: 00:00.0 resource base f8000000 size 1000000 align 0 gran 0 limit 0 flags f0000200 index c0010058
PCI: 00:01.0
PCI: 00:01.0 resource base e0000000 size 10000000 align 28 gran 28 limit f7ffffff flags 60001200 index 10
PCI: 00:01.0 resource base 2000 size 100 align 8 gran 8 limit ffff flags 60000100 index 14
PCI: 00:01.0 resource base f0200000 size 40000 align 18 gran 18 limit f7ffffff flags 60000200 index 18
PCI: 00:04.0
PCI: 00:05.0 child on link 0 PCI: 01:00.0
PCI: 00:05.0 resource base 1000 size 1000 align 12 gran 12 limit ffff flags 60080102 index 1c
PCI: 00:05.0 resource base f0000000 size 100000 align 20 gran 20 limit f7ffffff flags 60081202 index 24
PCI: 00:05.0 resource base f0100000 size 100000 align 20 gran 20 limit f7ffffff flags 60080202 index 20
PCI: 01:00.0
PCI: 01:00.0 resource base 1000 size 100 align 8 gran 8 limit ffff flags 60000100 index 10
PCI: 01:00.0 resource base f0004000 size 1000 align 12 gran 12 limit f7ffffff flags 60001201 index 18
PCI: 01:00.0 resource base f0000000 size 4000 align 14 gran 14 limit f7ffffff flags 60001201 index 20
PCI: 01:00.0 resource base f0100000 size 10000 align 16 gran 16 limit f7ffffff flags 60002200 index 30
PCI: 00:06.0
PCI: 00:07.0
PCI: 00:08.0
PCI: 00:11.0
PCI: 00:11.0 resource base 2410 size 8 align 3 gran 3 limit ffff flags 60000100 index 10
PCI: 00:11.0 resource base 2420 size 4 align 2 gran 2 limit ffff flags 60000100 index 14
PCI: 00:11.0 resource base 2418 size 8 align 3 gran 3 limit ffff flags 60000100 index 18
PCI: 00:11.0 resource base 2424 size 4 align 2 gran 2 limit ffff flags 60000100 index 1c
PCI: 00:11.0 resource base 2400 size 10 align 4 gran 4 limit ffff flags 60000100 index 20
PCI: 00:11.0 resource base f0246000 size 400 align 10 gran 10 limit f7ffffff flags 60000200 index 24
PCI: 00:12.0
PCI: 00:12.0 resource base f0244000 size 1000 align 12 gran 12 limit f7ffffff flags 60000200 index 10
PCI: 00:12.1
PCI: 00:12.2
PCI: 00:12.2 resource base f0246400 size 100 align 8 gran 8 limit f7ffffff flags 60000200 index 10
PCI: 00:13.0
PCI: 00:13.0 resource base f0245000 size 1000 align 12 gran 12 limit f7ffffff flags 60000200 index 10
PCI: 00:13.1
PCI: 00:13.2
PCI: 00:13.2 resource base f0246500 size 100 align 8 gran 8 limit f7ffffff flags 60000200 index 10
PCI: 00:14.0
PCI: 00:14.1
PCI: 00:14.2
PCI: 00:14.2 resource base f0240000 size 4000 align 14 gran 14 limit f7ffffff flags 60000201 index 10
PCI: 00:14.3
PCI: 00:14.3 resource base f0246602 size 1 align 0 gran 0 limit f7ffffff flags 60000200 index a0
PCI: 00:14.3 resource base 0 size 1000 align 0 gran 0 limit 0 flags c0040100 index 10000000
PCI: 00:14.3 resource base ff800000 size 800000 align 0 gran 0 limit 0 flags c0040200 index 10000100
PCI: 00:14.3 resource base fec00000 size 1000 align 0 gran 0 limit 0 flags c0000200 index 3
PCI: 00:14.4
PCI: 00:14.4 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
PCI: 00:14.4 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60081202 index 24
PCI: 00:14.4 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60080202 index 20
PCI: 00:14.5
PCI: 00:15.0
PCI: 00:15.0 resource base ffff size 0 align 12 gran 12 limit ffff flags 60080102 index 1c
PCI: 00:15.0 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60081202 index 24
PCI: 00:15.0 resource base f7ffffff size 0 align 20 gran 20 limit f7ffffff flags 60080202 index 20
PCI: 00:16.0
PCI: 00:16.2
PCI: 00:18.0
PCI: 00:18.1
PCI: 00:18.2
PCI: 00:18.3
PCI: 00:18.4
PCI: 00:18.5
PCI: 00:18.6
PCI: 00:18.7
Done allocating resources.
BS: BS_DEV_RESOURCES times (us): entry 0 run 80124 exit 0
Enabling resources...
Fam14h - domain_enable_resources
agesawrapper_amdinitmid SLP_TYP type was 5
SLP_TYP type was 5
BiosAllocateBuffer BiosHeapBaseAddr: 10000
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
passed.
ader - leaving domain_enable_resources.
PCI: 00:00.0 cmd <- 06
PCI: 00:01.0 subsystem <- 1022/1510
PCI: 00:01.0 cmd <- 07
PCI: 00:05.0 bridge ctrl <- 0003
PCI: 00:05.0 cmd <- 07
PCI: 00:11.0 subsystem <- 1022/1510
PCI: 00:11.0 cmd <- 03
PCI: 00:12.0 subsystem <- 1022/1510
PCI: 00:12.0 cmd <- 02
PCI: 00:12.2 subsystem <- 1022/1510
PCI: 00:12.2 cmd <- 02
PCI: 00:13.0 subsystem <- 1022/1510
PCI: 00:13.0 cmd <- 02
PCI: 00:13.2 subsystem <- 1022/1510
PCI: 00:13.2 cmd <- 02
PCI: 00:14.0 subsystem <- 1022/1510
PCI: 00:14.0 cmd <- 403
PCI: 00:14.2 subsystem <- 1022/1510
PCI: 00:14.2 cmd <- 02
PCI: 00:14.3 subsystem <- 1022/1510
PCI: 00:14.3 cmd <- 0f
PCI: 00:14.4 bridge ctrl <- 0003
PCI: 00:14.4 subsystem <- 1022/1510
PCI: 00:14.4 cmd <- 21
PCI: 00:15.0 bridge ctrl <- 0003
PCI: 00:15.0 cmd <- 00
PCI: 00:18.0 subsystem <- 1022/1510
PCI: 00:18.0 cmd <- 00
PCI: 00:18.1 subsystem <- 1022/1510
PCI: 00:18.1 cmd <- 00
PCI: 00:18.2 subsystem <- 1022/1510
PCI: 00:18.2 cmd <- 00
PCI: 00:18.3 subsystem <- 1022/1510
PCI: 00:18.3 cmd <- 00
PCI: 00:18.4 subsystem <- 1022/1510
PCI: 00:18.4 cmd <- 00
PCI: 00:18.5 subsystem <- 1022/1510
PCI: 00:18.5 cmd <- 00
PCI: 00:18.6 subsystem <- 1022/1510
PCI: 00:18.6 cmd <- 00
PCI: 00:18.7 subsystem <- 1022/1510
PCI: 00:18.7 cmd <- 00
PCI: 01:00.0 cmd <- 03
done.
BS: BS_DEV_ENABLE times (us): entry 0 run 51247 exit 0
Initializing devices...
Root Device init
Root Device init 70 usecs
CPU_CLUSTER: 0 init
start_eip=0x00001000, code_size=0x00000031
Initializing CPU #0
CPU: vendor AMD device 500f20
CPU: family 14, model 02, stepping 00
Model 14 Init.
MTRR check
Fixed MTRRs : Enabled
Variable MTRRs: Enabled
Enabling cache
Setting up local apic... apic_id: 0x00 done.
model_14_init done.
CPU #0 initialized
CPU1: stack_base 00298000, stack_end 00298ff8
Asserting INIT.
Waiting for send to finish...
+Deasserting INIT.
Waiting for send to finish...
+#startup loops: 2.
Sending STARTUP #1 to 1.
After apic_write.
Startup point 1.
Waiting for send to finish...
+Sending STARTUP #2 to 1.
After apic_write.
Startup point 1.
Waiting for send to finish...
+After Startup.
Initializing CPU #1
Waiting for 1 CPUS to stop
CPU: vendor AMD device 500f20
CPU: family 14, model 02, stepping 00
Model 14 Init.
MTRR check
Fixed MTRRs : Enabled
Variable MTRRs: Enabled
Enabling cache
Setting up local apic... apic_id: 0x01 done.
model_14_init done.
CPU #1 initialized
All AP CPUs stopped (275 loops)
CPU1: stack: 00298000 - 00299000, lowest used address 00298d88, stack used: 632 bytes
CPU_CLUSTER: 0 init 18541 usecs
PCI: 00:00.0 init
Northbridge init
PCI: 00:00.0 init 105 usecs
PCI: 00:01.0 init
PCI: 00:01.0 init 54 usecs
PCI: 00:11.0 init
PCI: 00:11.0 init 54 usecs
PCI: 00:14.0 init
PCI: 00:14.0 init 54 usecs
PCI: 00:14.3 init
SB800 - Late.c - lpc_init - Start.
RTC Init
SB800 - Late.c - lpc_init - End.
PCI: 00:14.3 init 303 usecs
PCI: 00:14.4 init
PCI: 00:14.4 init 55 usecs
PCI: 00:18.0 init
PCI: 00:18.0 init 54 usecs
PCI: 00:18.1 init
PCI: 00:18.1 init 54 usecs
PCI: 00:18.2 init
PCI: 00:18.2 init 54 usecs
PCI: 00:18.3 init
PCI: 00:18.3 init 54 usecs
PCI: 00:18.4 init
PCI: 00:18.4 init 54 usecs
PCI: 00:18.5 init
PCI: 00:18.5 init 54 usecs
PCI: 00:18.6 init
PCI: 00:18.6 init 54 usecs
PCI: 00:18.7 init
PCI: 00:18.7 init 54 usecs
PCI: 01:00.0 init
PCI: 01:00.0 init 53 usecs
Devices initialized
Show all devs...After init.
Root Device: enabled 1
CPU_CLUSTER: 0: enabled 1
APIC: 00: enabled 1
DOMAIN: 0000: enabled 1
PCI: 00:00.0: enabled 1
PCI: 00:01.0: enabled 1
PCI: 00:04.0: enabled 0
PCI: 00:05.0: enabled 1
PCI: 00:06.0: enabled 0
PCI: 00:07.0: enabled 0
PCI: 00:08.0: enabled 0
PCI: 00:11.0: enabled 1
PCI: 00:12.0: enabled 1
PCI: 00:12.1: enabled 0
PCI: 00:12.2: enabled 1
PCI: 00:13.0: enabled 1
PCI: 00:13.1: enabled 0
PCI: 00:13.2: enabled 1
PCI: 00:14.0: enabled 1
PCI: 00:14.1: enabled 0
PCI: 00:14.2: enabled 1
PCI: 00:14.3: enabled 1
PCI: 00:14.4: enabled 1
PCI: 00:14.5: enabled 0
PCI: 00:15.0: enabled 1
PCI: 00:16.0: enabled 0
PCI: 00:16.2: enabled 0
PCI: 00:18.0: enabled 1
PCI: 00:18.1: enabled 1
PCI: 00:18.2: enabled 1
PCI: 00:18.3: enabled 1
PCI: 00:18.4: enabled 1
PCI: 00:18.5: enabled 1
PCI: 00:18.6: enabled 1
PCI: 00:18.7: enabled 1
APIC: 01: enabled 1
PCI: 01:00.0: enabled 1
BS: BS_DEV_INIT times (us): entry 0 run 24585 exit 0
CBMEM region 2e14f000-2effffff (cbmem_reinit)
CBMEM region 2e14f000-2effffff (cbmem_init)
Adding CBMEM entry as no. 1
Moving GDT to 2e14f200...ok
Adding CBMEM entry as no. 2
Finalize devices...
Devices finalized
Adding CBMEM entry as no. 3
BS: BS_POST_DEVICE times (us): entry 560 run 198 exit 0
BS: BS_OS_RESUME_CHECK times (us): entry 0 run 1 exit 0
CBMEM Base is 2e14f000.
SLP_TYP type was 5
SLP_TYP type was 5
BiosAllocateBuffer BiosHeapBaseAddr: 10000
agesawrapper_amdinitlate: AmdLateParamsPtr = 220B2
SLP_TYP type was 5
BiosAllocateBuffer BiosHeapBaseAddr: 10000
SLP_TYP type was 5
BiosAllocateBuffer BiosHeapBaseAddr: 10000
SLP_TYP type was 5
BiosAllocateBuffer BiosHeapBaseAddr: 10000
SLP_TYP type was 5
SLP_TYP type was 5
In agesawrapper_amdinitlate, AGESA generated ACPI tables:
DmiTable:00000000
AcpiPstate: 00022165
AcpiSrat:00000000
AcpiSlit:00000000
Mce:0002254f
Cmc:000225f5
Alib:00022693
SLP_TYP type was 5
SLP_TYP type was 5
BiosAllocateBuffer BiosHeapBaseAddr: 10000
SLP_TYP type was 5
SLP_TYP type was 5
BiosAllocateBuffer BiosHeapBaseAddr: 10000
SLP_TYP type was 5
BiosAllocateBuffer BiosHeapBaseAddr: 10000
SLP_TYP type was 5
SLP_TYP type was 5
BiosAllocateBuffer BiosHeapBaseAddr: 10000
SLP_TYP type was 5
SLP_TYP type was 5
BiosAllocateBuffer BiosHeapBaseAddr: 10000
SLP_TYP type was 5
BiosAllocateBuffer BiosHeapBaseAddr: 10000
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
BiosAllocateBuffer BiosHeapBaseAddr: 10000
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SF: Detected W25Q16 with page size 1000, total 200000
SF: Successfully erased 4096 bytes @ 0xffff7000
SF: Detected W25Q16 with page size 1000, total 200000
SF: Successfully erased 24576 bytes @ 0xffff0000
SF: Detected W25Q16 with page size 1000, total 200000
SF: Successfully erased 4096 bytes @ 0xffff6000
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
SLP_TYP type was 5
Writing IRQ routing tables to 0xf0000...write_pirq_routing_table done.
Adding CBMEM entry as no. 4
Writing IRQ routing tables to 0x2e15f600...write_pirq_routing_table done.
PIRQ table: 48 bytes.
Wrote the mp table end at: 000f0410 - 000f051c
Adding CBMEM entry as no. 5
Wrote the mp table end at: 2e160610 - 2e16071c
MP table: 284 bytes.
Adding CBMEM entry as no. 6
ACPI: Writing ACPI tables at 2e161600...
ACPI: * DSDT at 2e1616c8
ACPI: * DSDT @ 2e1616c8 Length 29cc
ACPI: * FACS at 2e164098
ACPI: * FADT at 2e1640d8
ACPI_BLK_BASE: 0x0800
ACPI: added table 1/32, length now 40
ACPI: * HPET at 2e1641d0
ACPI: added table 2/32, length now 44
ACPI: * MADT at 2e164208
ACPI: added table 3/32, length now 48
ACPI: added table 4/32, length now 52
ACPI: * SRAT at 2e164400
AGESA SRAT table NULL. Skipping.
ACPI: * SLIT at 2e164400
AGESA SLIT table NULL. Skipping.
ACPI: * AGESA ALIB SSDT at 2e164400
ACPI: added table 5/32, length now 56
ACPI: * AGESA SSDT Pstate at 2e165a90
ACPI: added table 6/32, length now 60
ACPI: * coreboot TOM SSDT2 at 2e165da0
ACPI: added table 7/32, length now 64
ACPI: done.
ACPI tables: 18405 bytes.
Adding CBMEM entry as no. 7
smbios_write_tables: 2e16ca00
Root Device (GizmoSphere Gizmo)
CPU_CLUSTER: 0 (AMD Family 14h Root Complex)
APIC: 00 (AMD CPU Family 14h)
DOMAIN: 0000 (AMD Family 14h Root Complex)
PCI: 00:00.0 (AMD Family 14h Northbridge)
PCI: 00:01.0 (AMD Family 14h Northbridge)
PCI: 00:04.0 (AMD Family 14h Northbridge)
PCI: 00:05.0 (AMD Family 14h Northbridge)
PCI: 00:06.0 (AMD Family 14h Northbridge)
PCI: 00:07.0 (AMD Family 14h Northbridge)
PCI: 00:08.0 (AMD Family 14h Northbridge)
PCI: 00:11.0 (ATI SB800)
PCI: 00:12.0 (ATI SB800)
PCI: 00:12.1 (ATI SB800)
PCI: 00:12.2 (ATI SB800)
PCI: 00:13.0 (ATI SB800)
PCI: 00:13.1 (ATI SB800)
PCI: 00:13.2 (ATI SB800)
PCI: 00:14.0 (ATI SB800)
PCI: 00:14.1 (ATI SB800)
PCI: 00:14.2 (ATI SB800)
PCI: 00:14.3 (ATI SB800)
PCI: 00:14.4 (ATI SB800)
PCI: 00:14.5 (ATI SB800)
PCI: 00:15.0 (ATI SB800)
PCI: 00:16.0 (ATI SB800)
PCI: 00:16.2 (ATI SB800)
PCI: 00:18.0 (AMD Family 14h Northbridge)
PCI: 00:18.1 (AMD Family 14h Northbridge)
PCI: 00:18.2 (AMD Family 14h Northbridge)
PCI: 00:18.3 (AMD Family 14h Northbridge)
PCI: 00:18.4 (AMD Family 14h Northbridge)
PCI: 00:18.5 (AMD Family 14h Northbridge)
PCI: 00:18.6 (AMD Family 14h Northbridge)
PCI: 00:18.7 (AMD Family 14h Northbridge)
APIC: 01 (unknown)
PCI: 01:00.0 (unknown)
SMBIOS tables: 285 bytes.
Adding CBMEM entry as no. 8
Adding CBMEM entry as no. 9
Adding CBMEM entry as no. 10
Writing table forward entry at 0x00000500
Wrote coreboot table at: 00000500, 0x10 bytes, checksum eee0
Table forward entry ends at 0x00000528.
... aligned to 0x00001000
Writing coreboot table at 0x2efde200
rom_table_end = 0x2efde200
... aligned to 0x2efe0000
0. 0000000000000000-0000000000000fff: CONFIGURATION TABLES
1. 0000000000001000-000000000009ffff: RAM
2. 00000000000c0000-000000002e14efff: RAM
3. 000000002e14f000-000000002effffff: CONFIGURATION TABLES
4. 000000002f000000-000000003effffff: RESERVED
5. 00000000f8000000-00000000f8ffffff: RESERVED
Wrote coreboot table at: 2efde200, 0x208 bytes, checksum f1e3
coreboot table: 544 bytes.
Multiboot Information structure has been written.
FREE SPACE 0. 2efe6200 00019e00
GDT 1. 2e14f200 00000200
CONSOLE 2. 2e14f400 00010000
TIME STAMP 3. 2e15f400 00000200
IRQ TABLE 4. 2e15f600 00001000
SMP TABLE 5. 2e160600 00001000
ACPI 6. 2e161600 0000b400
SMBIOS 7. 2e16ca00 00000800
ACPI RESUME 8. 2e16d200 00e00000
ACPISCRATCH 9. 2ef6d200 00071000
COREBOOT 10. 2efde200 00008000
BS: BS_WRITE_TABLES times (us): entry 0 run 4769583 exit 0
Loading segment from rom address 0xffe98038
code (compression=1)
New segment dstaddr 0xed470 memsize 0x12b90 srcaddr 0xffe98070 filesize 0x9ecb
(cleaned up) New segment addr 0xed470 size 0x12b90 offset 0xffe98070 filesize 0x9ecb
Loading segment from rom address 0xffe98054
Entry Point 0x000fd7af
Loading Segment: addr: 0x00000000000ed470 memsz: 0x0000000000012b90 filesz: 0x0000000000009ecb
lb: [0x0000000000200000, 0x000000000035a034)
Post relocation: addr: 0x00000000000ed470 memsz: 0x0000000000012b90 filesz: 0x0000000000009ecb
using LZMA
[ 0x000ed470, 00100000, 0x00100000) <- ffe98070
dest 000ed470, end 00100000, bouncebuffer 2de9af98
Loaded segments
BS: BS_PAYLOAD_LOAD times (us): entry 0 run 27056 exit 0
Jumping to boot code at 000fd7af
CPU0: stack: 00299000 - 0029a000, lowest used address 002995c4, stack used: 2620 bytes
entry = 0x000fd7af
lb_start = 0x00200000
lb_size = 0x0015a034
buffer = 0x2de9af98
----- [ SeaBIOS rel-1.7.4-0-g96917a8-20140103_035032-obelix ] -----
Found coreboot cbmem console @ 2e14f400
Found mainboard GizmoSphere Gizmo
Relocating init from 0x000ee231 to 0x2e138440 (size 27379)
Found CBFS header at 0xfffffb90
CPU Mhz=1001
Found 22 PCI devices (max PCI bus is 03)
Copying PIR from 0x2e15f600 to 0x000f4d00
Copying MPTABLE from 0x2e160600/2e160610 to 0x000f4be0
Copying ACPI RSDP from 0x2e161600 to 0x000f4bc0
Copying SMBIOS entry point from 0x2e16ca00 to 0x000f4ba0
Using pmtimer, ioport 0x808
Scan for VGA option rom
Running option rom at c000:0003
Changing serial settings was ff/ff now 3/0
Turning on vga text mode console
SeaBIOS (version rel-1.7.4-0-g96917a8-20140103_035032-obelix)
EHCI init on dev 00:12.2 (regs=0xf0246420)
EHCI init on dev 00:13.2 (regs=0xf0246520)
Found 0 serial ports
AHCI controller at 11.0, iobase f0246000, irq 0
Searching bootorder for: /pci@i0cf8/usb@12,2/storage@1/*@0/*@0,0
Searching bootorder for: /pci@i0cf8/usb@12,2/usb-*@1
USB MSC vendor='SanDisk' product='U3 Cruzer Micro' rev='3.21' type=0 removable=1
USB MSC blksize=512 sectors=2006673
All threads complete.
Scan for option roms
Press F12 for boot menu.
Searching bootorder for: HALT
drive 0x000f4b50: PCHS=0/0/0 translation=lba LCHS=995/32/63 s=2006673
Space available for UMB: ce800-ee800, f0000-f4b50
Returned 57344 bytes of ZoneHigh
e820 map has 6 items:
0: 0000000000000000 - 000000000009fc00 = 1 RAM
1: 000000000009fc00 - 00000000000a0000 = 2 RESERVED
2: 00000000000f0000 - 0000000000100000 = 2 RESERVED
3: 0000000000100000 - 000000002e14d000 = 1 RAM
4: 000000002e14d000 - 000000003f000000 = 2 RESERVED
5: 00000000f8000000 - 00000000f9000000 = 2 RESERVED
Changing serial settings was ff/ff now 3/0
enter handle_19:
NULL
Booting from Hard Disk...
Booting from 0000:7c00