Kevin O'Connor | 4ade523 | 2013-09-18 21:41:48 -0400 | [diff] [blame] | 1 | // Internal timer and Intel 8253 Programmable Interrupt Timer (PIT) support. |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 2 | // |
| 3 | // Copyright (C) 2008-2013 Kevin O'Connor <kevin@koconnor.net> |
| 4 | // |
| 5 | // This file may be distributed under the terms of the GNU LGPLv3 license. |
| 6 | |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 7 | #include "biosvar.h" // GET_LOW |
Kevin O'Connor | 2d2fa31 | 2013-09-14 21:55:26 -0400 | [diff] [blame] | 8 | #include "config.h" // CONFIG_* |
Kevin O'Connor | 2d2fa31 | 2013-09-14 21:55:26 -0400 | [diff] [blame] | 9 | #include "output.h" // dprintf |
Kevin O'Connor | 3df600b | 2013-09-14 19:28:55 -0400 | [diff] [blame] | 10 | #include "stacks.h" // yield |
Kevin O'Connor | 2d2fa31 | 2013-09-14 21:55:26 -0400 | [diff] [blame] | 11 | #include "util.h" // timer_setup |
Kevin O'Connor | b9c6a96 | 2013-09-14 13:01:30 -0400 | [diff] [blame] | 12 | #include "x86.h" // cpuid |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 13 | |
Kevin O'Connor | 4ade523 | 2013-09-18 21:41:48 -0400 | [diff] [blame] | 14 | #define PORT_PIT_COUNTER0 0x0040 |
| 15 | #define PORT_PIT_COUNTER1 0x0041 |
| 16 | #define PORT_PIT_COUNTER2 0x0042 |
| 17 | #define PORT_PIT_MODE 0x0043 |
Kevin O'Connor | 09ae7f1 | 2014-11-03 09:48:21 -0500 | [diff] [blame] | 18 | #define PORT_PS2_CTRLB 0x0061 |
Kevin O'Connor | 4ade523 | 2013-09-18 21:41:48 -0400 | [diff] [blame] | 19 | |
Kevin O'Connor | 9fcd199 | 2013-09-15 01:50:00 -0400 | [diff] [blame] | 20 | // Bits for PORT_PIT_MODE |
| 21 | #define PM_SEL_TIMER0 (0<<6) |
| 22 | #define PM_SEL_TIMER1 (1<<6) |
| 23 | #define PM_SEL_TIMER2 (2<<6) |
| 24 | #define PM_SEL_READBACK (3<<6) |
| 25 | #define PM_ACCESS_LATCH (0<<4) |
| 26 | #define PM_ACCESS_LOBYTE (1<<4) |
| 27 | #define PM_ACCESS_HIBYTE (2<<4) |
| 28 | #define PM_ACCESS_WORD (3<<4) |
| 29 | #define PM_MODE0 (0<<1) |
| 30 | #define PM_MODE1 (1<<1) |
| 31 | #define PM_MODE2 (2<<1) |
| 32 | #define PM_MODE3 (3<<1) |
| 33 | #define PM_MODE4 (4<<1) |
| 34 | #define PM_MODE5 (5<<1) |
| 35 | #define PM_CNT_BINARY (0<<0) |
| 36 | #define PM_CNT_BCD (1<<0) |
| 37 | #define PM_READ_COUNTER0 (1<<1) |
| 38 | #define PM_READ_COUNTER1 (1<<2) |
| 39 | #define PM_READ_COUNTER2 (1<<3) |
| 40 | #define PM_READ_STATUSVALUE (0<<4) |
| 41 | #define PM_READ_VALUE (1<<4) |
| 42 | #define PM_READ_STATUS (2<<4) |
| 43 | |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 44 | // Bits for PORT_PS2_CTRLB |
| 45 | #define PPCB_T2GATE (1<<0) |
| 46 | #define PPCB_SPKR (1<<1) |
| 47 | #define PPCB_T2OUT (1<<5) |
| 48 | |
Kevin O'Connor | b7ab178 | 2013-07-20 13:06:35 -0400 | [diff] [blame] | 49 | #define PMTIMER_HZ 3579545 // Underlying Hz of the PM Timer |
| 50 | #define PMTIMER_TO_PIT 3 // Ratio of pmtimer rate to pit rate |
Kevin O'Connor | b7ab178 | 2013-07-20 13:06:35 -0400 | [diff] [blame] | 51 | |
Kevin O'Connor | 4ec872a | 2015-07-23 08:36:01 -0400 | [diff] [blame] | 52 | u32 TimerKHz VARFSEG = DIV_ROUND_UP(PMTIMER_HZ, 1000 * PMTIMER_TO_PIT); |
| 53 | u16 TimerPort VARFSEG = PORT_PIT_COUNTER0; |
Kevin O'Connor | 23c14a1 | 2013-07-20 17:06:51 -0400 | [diff] [blame] | 54 | u8 ShiftTSC VARFSEG; |
| 55 | |
Kevin O'Connor | 9999754 | 2013-07-20 18:39:37 -0400 | [diff] [blame] | 56 | |
| 57 | /**************************************************************** |
Kevin O'Connor | 9fcd199 | 2013-09-15 01:50:00 -0400 | [diff] [blame] | 58 | * Internal timer setup |
Kevin O'Connor | 9999754 | 2013-07-20 18:39:37 -0400 | [diff] [blame] | 59 | ****************************************************************/ |
| 60 | |
| 61 | #define CALIBRATE_COUNT 0x800 // Approx 1.7ms |
| 62 | |
| 63 | // Calibrate the CPU time-stamp-counter |
| 64 | static void |
| 65 | tsctimer_setup(void) |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 66 | { |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 67 | // Setup "timer2" |
| 68 | u8 orig = inb(PORT_PS2_CTRLB); |
| 69 | outb((orig & ~PPCB_SPKR) | PPCB_T2GATE, PORT_PS2_CTRLB); |
| 70 | /* binary, mode 0, LSB/MSB, Ch 2 */ |
| 71 | outb(PM_SEL_TIMER2|PM_ACCESS_WORD|PM_MODE0|PM_CNT_BINARY, PORT_PIT_MODE); |
| 72 | /* LSB of ticks */ |
| 73 | outb(CALIBRATE_COUNT & 0xFF, PORT_PIT_COUNTER2); |
| 74 | /* MSB of ticks */ |
| 75 | outb(CALIBRATE_COUNT >> 8, PORT_PIT_COUNTER2); |
| 76 | |
| 77 | u64 start = rdtscll(); |
| 78 | while ((inb(PORT_PS2_CTRLB) & PPCB_T2OUT) == 0) |
| 79 | ; |
| 80 | u64 end = rdtscll(); |
| 81 | |
| 82 | // Restore PORT_PS2_CTRLB |
| 83 | outb(orig, PORT_PS2_CTRLB); |
| 84 | |
| 85 | // Store calibrated cpu khz. |
| 86 | u64 diff = end - start; |
| 87 | dprintf(6, "tsc calibrate start=%u end=%u diff=%u\n" |
| 88 | , (u32)start, (u32)end, (u32)diff); |
Kevin O'Connor | 23c14a1 | 2013-07-20 17:06:51 -0400 | [diff] [blame] | 89 | u64 t = DIV_ROUND_UP(diff * PMTIMER_HZ, CALIBRATE_COUNT); |
| 90 | while (t >= (1<<24)) { |
| 91 | ShiftTSC++; |
| 92 | t = (t + 1) >> 1; |
| 93 | } |
| 94 | TimerKHz = DIV_ROUND_UP((u32)t, 1000 * PMTIMER_TO_PIT); |
Kevin O'Connor | 4ec872a | 2015-07-23 08:36:01 -0400 | [diff] [blame] | 95 | TimerPort = 0; |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 96 | |
Kevin O'Connor | 23c14a1 | 2013-07-20 17:06:51 -0400 | [diff] [blame] | 97 | dprintf(1, "CPU Mhz=%u\n", (TimerKHz << ShiftTSC) / 1000); |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 98 | } |
| 99 | |
Kevin O'Connor | 9999754 | 2013-07-20 18:39:37 -0400 | [diff] [blame] | 100 | // Setup internal timers. |
| 101 | void |
| 102 | timer_setup(void) |
| 103 | { |
Kevin O'Connor | 4ec872a | 2015-07-23 08:36:01 -0400 | [diff] [blame] | 104 | if (!CONFIG_TSC_TIMER || (CONFIG_PMTIMER && TimerPort != PORT_PIT_COUNTER0)) |
Kevin O'Connor | 9999754 | 2013-07-20 18:39:37 -0400 | [diff] [blame] | 105 | return; |
Kevin O'Connor | 9999754 | 2013-07-20 18:39:37 -0400 | [diff] [blame] | 106 | |
Kevin O'Connor | 4ec872a | 2015-07-23 08:36:01 -0400 | [diff] [blame] | 107 | // Check if CPU has a timestamp counter |
Kevin O'Connor | 9999754 | 2013-07-20 18:39:37 -0400 | [diff] [blame] | 108 | u32 eax, ebx, ecx, edx, cpuid_features = 0; |
| 109 | cpuid(0, &eax, &ebx, &ecx, &edx); |
| 110 | if (eax > 0) |
| 111 | cpuid(1, &eax, &ebx, &ecx, &cpuid_features); |
Kevin O'Connor | 4ec872a | 2015-07-23 08:36:01 -0400 | [diff] [blame] | 112 | if (cpuid_features & CPUID_TSC) |
| 113 | tsctimer_setup(); |
Kevin O'Connor | 9999754 | 2013-07-20 18:39:37 -0400 | [diff] [blame] | 114 | } |
| 115 | |
| 116 | void |
| 117 | pmtimer_setup(u16 ioport) |
| 118 | { |
| 119 | if (!CONFIG_PMTIMER) |
| 120 | return; |
| 121 | dprintf(1, "Using pmtimer, ioport 0x%x\n", ioport); |
Kevin O'Connor | eac1194 | 2013-07-20 19:09:07 -0400 | [diff] [blame] | 122 | TimerPort = ioport; |
Kevin O'Connor | 9999754 | 2013-07-20 18:39:37 -0400 | [diff] [blame] | 123 | TimerKHz = DIV_ROUND_UP(PMTIMER_HZ, 1000); |
| 124 | } |
| 125 | |
| 126 | |
| 127 | /**************************************************************** |
| 128 | * Internal timer reading |
| 129 | ****************************************************************/ |
| 130 | |
Kevin O'Connor | eac1194 | 2013-07-20 19:09:07 -0400 | [diff] [blame] | 131 | u32 TimerLast VARLOW; |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 132 | |
Kevin O'Connor | eac1194 | 2013-07-20 19:09:07 -0400 | [diff] [blame] | 133 | // Add extra high bits to timers that have less than 32bits of precision. |
Kevin O'Connor | 23c14a1 | 2013-07-20 17:06:51 -0400 | [diff] [blame] | 134 | static u32 |
Kevin O'Connor | eac1194 | 2013-07-20 19:09:07 -0400 | [diff] [blame] | 135 | timer_adjust_bits(u32 value, u32 validbits) |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 136 | { |
Kevin O'Connor | eac1194 | 2013-07-20 19:09:07 -0400 | [diff] [blame] | 137 | u32 last = GET_LOW(TimerLast); |
| 138 | value = (last & ~validbits) | (value & validbits); |
| 139 | if (value < last) |
| 140 | value += validbits + 1; |
| 141 | SET_LOW(TimerLast, value); |
| 142 | return value; |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 143 | } |
| 144 | |
Kevin O'Connor | eac1194 | 2013-07-20 19:09:07 -0400 | [diff] [blame] | 145 | // Sample the current timer value. |
Kevin O'Connor | 23c14a1 | 2013-07-20 17:06:51 -0400 | [diff] [blame] | 146 | static u32 |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 147 | timer_read(void) |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 148 | { |
Kevin O'Connor | eac1194 | 2013-07-20 19:09:07 -0400 | [diff] [blame] | 149 | u16 port = GET_GLOBAL(TimerPort); |
Kevin O'Connor | 4ec872a | 2015-07-23 08:36:01 -0400 | [diff] [blame] | 150 | if (CONFIG_TSC_TIMER && !port) |
Kevin O'Connor | eac1194 | 2013-07-20 19:09:07 -0400 | [diff] [blame] | 151 | // Read from CPU TSC |
| 152 | return rdtscll() >> GET_GLOBAL(ShiftTSC); |
| 153 | if (CONFIG_PMTIMER && port != PORT_PIT_COUNTER0) |
| 154 | // Read from PMTIMER |
| 155 | return timer_adjust_bits(inl(port), 0xffffff); |
| 156 | // Read from PIT. |
| 157 | outb(PM_SEL_READBACK | PM_READ_VALUE | PM_READ_COUNTER0, PORT_PIT_MODE); |
| 158 | u16 v = inb(PORT_PIT_COUNTER0) | (inb(PORT_PIT_COUNTER0) << 8); |
| 159 | return timer_adjust_bits(v, 0xffff); |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 160 | } |
| 161 | |
Kevin O'Connor | eac1194 | 2013-07-20 19:09:07 -0400 | [diff] [blame] | 162 | // Check if the current time is past a previously calculated end time. |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 163 | int |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 164 | timer_check(u32 end) |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 165 | { |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 166 | return (s32)(timer_read() - end) > 0; |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 167 | } |
| 168 | |
| 169 | static void |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 170 | timer_delay(u32 diff) |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 171 | { |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 172 | u32 start = timer_read(); |
Kevin O'Connor | 23c14a1 | 2013-07-20 17:06:51 -0400 | [diff] [blame] | 173 | u32 end = start + diff; |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 174 | while (!timer_check(end)) |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 175 | cpu_relax(); |
| 176 | } |
| 177 | |
| 178 | static void |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 179 | timer_sleep(u32 diff) |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 180 | { |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 181 | u32 start = timer_read(); |
Kevin O'Connor | 23c14a1 | 2013-07-20 17:06:51 -0400 | [diff] [blame] | 182 | u32 end = start + diff; |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 183 | while (!timer_check(end)) |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 184 | yield(); |
| 185 | } |
| 186 | |
| 187 | void ndelay(u32 count) { |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 188 | timer_delay(DIV_ROUND_UP(count * GET_GLOBAL(TimerKHz), 1000000)); |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 189 | } |
| 190 | void udelay(u32 count) { |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 191 | timer_delay(DIV_ROUND_UP(count * GET_GLOBAL(TimerKHz), 1000)); |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 192 | } |
| 193 | void mdelay(u32 count) { |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 194 | timer_delay(count * GET_GLOBAL(TimerKHz)); |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 195 | } |
| 196 | |
| 197 | void nsleep(u32 count) { |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 198 | timer_sleep(DIV_ROUND_UP(count * GET_GLOBAL(TimerKHz), 1000000)); |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 199 | } |
| 200 | void usleep(u32 count) { |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 201 | timer_sleep(DIV_ROUND_UP(count * GET_GLOBAL(TimerKHz), 1000)); |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 202 | } |
| 203 | void msleep(u32 count) { |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 204 | timer_sleep(count * GET_GLOBAL(TimerKHz)); |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 205 | } |
| 206 | |
| 207 | // Return the TSC value that is 'msecs' time in the future. |
Kevin O'Connor | 23c14a1 | 2013-07-20 17:06:51 -0400 | [diff] [blame] | 208 | u32 |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 209 | timer_calc(u32 msecs) |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 210 | { |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 211 | return timer_read() + (GET_GLOBAL(TimerKHz) * msecs); |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 212 | } |
Kevin O'Connor | 23c14a1 | 2013-07-20 17:06:51 -0400 | [diff] [blame] | 213 | u32 |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 214 | timer_calc_usec(u32 usecs) |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 215 | { |
Kevin O'Connor | 018bdd7 | 2013-07-20 18:22:57 -0400 | [diff] [blame] | 216 | return timer_read() + DIV_ROUND_UP(GET_GLOBAL(TimerKHz) * usecs, 1000); |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 217 | } |
| 218 | |
| 219 | |
| 220 | /**************************************************************** |
Kevin O'Connor | 9fcd199 | 2013-09-15 01:50:00 -0400 | [diff] [blame] | 221 | * PIT setup |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 222 | ****************************************************************/ |
| 223 | |
Kevin O'Connor | eac1194 | 2013-07-20 19:09:07 -0400 | [diff] [blame] | 224 | #define PIT_TICK_INTERVAL 65536 // Default interval for 18.2Hz timer |
| 225 | |
Kevin O'Connor | 6901337 | 2013-07-20 12:08:48 -0400 | [diff] [blame] | 226 | // Return the number of milliseconds in 'ticks' number of timer irqs. |
| 227 | u32 |
| 228 | ticks_to_ms(u32 ticks) |
| 229 | { |
Kevin O'Connor | b7ab178 | 2013-07-20 13:06:35 -0400 | [diff] [blame] | 230 | u32 t = PIT_TICK_INTERVAL * 1000 * PMTIMER_TO_PIT * ticks; |
| 231 | return DIV_ROUND_UP(t, PMTIMER_HZ); |
Kevin O'Connor | 6901337 | 2013-07-20 12:08:48 -0400 | [diff] [blame] | 232 | } |
| 233 | |
| 234 | // Return the number of timer irqs in 'ms' number of milliseconds. |
| 235 | u32 |
| 236 | ticks_from_ms(u32 ms) |
| 237 | { |
Kevin O'Connor | b7ab178 | 2013-07-20 13:06:35 -0400 | [diff] [blame] | 238 | u32 t = DIV_ROUND_UP((u64)ms * PMTIMER_HZ, PIT_TICK_INTERVAL); |
| 239 | return DIV_ROUND_UP(t, 1000 * PMTIMER_TO_PIT); |
Kevin O'Connor | 6901337 | 2013-07-20 12:08:48 -0400 | [diff] [blame] | 240 | } |
| 241 | |
Kevin O'Connor | 9fcd199 | 2013-09-15 01:50:00 -0400 | [diff] [blame] | 242 | void |
| 243 | pit_setup(void) |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 244 | { |
Kevin O'Connor | bd5f6c7 | 2015-08-10 16:14:48 -0400 | [diff] [blame] | 245 | if (!CONFIG_HARDWARE_IRQ) |
| 246 | return; |
Kevin O'Connor | 9fcd199 | 2013-09-15 01:50:00 -0400 | [diff] [blame] | 247 | // timer0: binary count, 16bit count, mode 2 |
| 248 | outb(PM_SEL_TIMER0|PM_ACCESS_WORD|PM_MODE2|PM_CNT_BINARY, PORT_PIT_MODE); |
| 249 | // maximum count of 0000H = 18.2Hz |
| 250 | outb(0x0, PORT_PIT_COUNTER0); |
| 251 | outb(0x0, PORT_PIT_COUNTER0); |
Kevin O'Connor | c6e8c07 | 2013-07-20 10:51:58 -0400 | [diff] [blame] | 252 | } |