blob: f93c2cc23d15d73620affd0f785bb813cd387eb5 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
Patrick Georgi0588d192009-08-12 15:00:51 +000016
Uwe Hermannad8c95f2012-04-12 22:00:03 +020017mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000018
Uwe Hermannc04be932009-10-05 13:55:28 +000019menu "General setup"
20
21config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000022 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000023 help
24 Append an extra string to the end of the coreboot version.
25
Uwe Hermann168b11b2009-10-07 16:15:40 +000026 This can be useful if, for instance, you want to append the
27 respective board's hostname or some other identifying string to
28 the coreboot version number, so that you can easily distinguish
29 boot logs of different boards from each other.
30
Patrick Georgi4b8a2412010-02-09 19:35:16 +000031config CBFS_PREFIX
32 string "CBFS prefix to use"
33 default "fallback"
34 help
35 Select the prefix to all files put into the image. It's "fallback"
36 by default, "normal" is a common alternative.
37
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070038config COMMON_CBFS_SPI_WRAPPER
39 bool
40 default n
41 depends on SPI_FLASH
42 depends on !ARCH_X86
43 help
44 Use common wrapper to interface CBFS to SPI bootrom.
45
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080046config MULTIPLE_CBFS_INSTANCES
Martin Roth595e7772015-04-26 18:53:26 -060047 bool "Multiple CBFS instances in the bootrom"
48 default n
Martin Roth595e7772015-04-26 18:53:26 -060049 help
50 Account for the firmware image containing more than one CBFS
51 instance. Locations of instances are known at build time and are
52 communicated between coreboot stages to make sure the next stage is
53 loaded from the appropriate instance.
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080054
Patrick Georgi23d89cc2010-03-16 01:17:19 +000055choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020056 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000057 default COMPILER_GCC
58 help
59 This option allows you to select the compiler used for building
60 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070061 You must build the coreboot crosscompiler for the board that you
62 have selected.
63
64 To build all the GCC crosscompilers (takes a LONG time), run:
65 make crossgcc
66
67 For help on individual architectures, run the command:
68 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000069
70config COMPILER_GCC
71 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020072 help
73 Use the GNU Compiler Collection (GCC) to build coreboot.
74
75 For details see http://gcc.gnu.org.
76
Patrick Georgi23d89cc2010-03-16 01:17:19 +000077config COMPILER_LLVM_CLANG
Martin Rotha5a628e82016-01-19 12:01:09 -070078 bool "LLVM/clang (TESTING ONLY - Not currently working)"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020079 help
Martin Rotha5a628e82016-01-19 12:01:09 -070080 Use LLVM/clang to build coreboot. To use this, you must build the
81 coreboot version of the clang compiler. Run the command
82 make clang
83 Note that this option is not currently working correctly and should
84 really only be selected if you're trying to work on getting clang
85 operational.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020086
87 For details see http://clang.llvm.org.
88
Patrick Georgi23d89cc2010-03-16 01:17:19 +000089endchoice
90
Patrick Georgi9b0de712013-12-29 18:45:23 +010091config ANY_TOOLCHAIN
92 bool "Allow building with any toolchain"
93 default n
94 depends on COMPILER_GCC
95 help
96 Many toolchains break when building coreboot since it uses quite
97 unusual linker features. Unless developers explicitely request it,
98 we'll have to assume that they use their distro compiler by mistake.
99 Make sure that using patched compilers is a conscious decision.
100
Patrick Georgi516a2a72010-03-25 21:45:25 +0000101config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200102 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000103 default n
104 help
105 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106
107 Requires the ccache utility in your system $PATH.
108
109 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000110
Sol Boucher69b88bf2015-02-26 11:47:19 -0800111config FMD_GENPARSER
112 bool "Generate flashmap descriptor parser using flex and bison"
113 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800114 help
115 Enable this option if you are working on the flashmap descriptor
116 parser and made changes to fmd_scanner.l or fmd_parser.y.
117
118 Otherwise, say N to use the provided pregenerated scanner/parser.
119
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000120config SCONFIG_GENPARSER
121 bool "Generate SCONFIG parser using flex and bison"
122 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000123 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200124 Enable this option if you are working on the sconfig device tree
Sol Boucher69b88bf2015-02-26 11:47:19 -0800125 parser and made changes to sconfig.l or sconfig.y.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200126
Sol Boucher69b88bf2015-02-26 11:47:19 -0800127 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000128
Joe Korty6d772522010-05-19 18:41:15 +0000129config USE_OPTION_TABLE
130 bool "Use CMOS for configuration values"
131 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000132 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000133 help
134 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200135 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000136
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600137config STATIC_OPTION_TABLE
138 bool "Load default configuration values into CMOS on each boot"
139 default n
140 depends on USE_OPTION_TABLE
141 help
142 Enable this option to reset "CMOS" NVRAM values to default on
143 every boot. Use this if you want the NVRAM configuration to
144 never be modified from its default values.
145
Julius Wernercdf92ea2014-12-09 12:18:00 -0800146config UNCOMPRESSED_RAMSTAGE
147 bool
148 default n
149
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000150config COMPRESS_RAMSTAGE
151 bool "Compress ramstage with LZMA"
Julius Wernercdf92ea2014-12-09 12:18:00 -0800152 default y if !UNCOMPRESSED_RAMSTAGE
153 default n
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000154 help
155 Compress ramstage to save memory in the flash image. Note
156 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200157 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000158
Julius Werner09f29212015-09-29 13:51:35 -0700159config COMPRESS_PRERAM_STAGES
160 bool "Compress romstage and verstage with LZ4"
Martin Rothf2e04612016-03-09 15:50:23 -0700161 depends on !ARCH_X86
162 default y
Julius Werner09f29212015-09-29 13:51:35 -0700163 help
164 Compress romstage and (if it exists) verstage with LZ4 to save flash
165 space and speed up boot, since the time for reading the image from SPI
166 (and in the vboot case verifying it) is usually much greater than the
167 time spent decompressing. Doesn't work for XIP stages (assume all
168 ARCH_X86 for now) for obvious reasons.
169
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200170config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200171 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200172 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200173 help
174 Include the .config file that was used to compile coreboot
175 in the (CBFS) ROM image. This is useful if you want to know which
176 options were used to build a specific coreboot.rom image.
177
Daniele Forsi53847a22014-07-22 18:00:56 +0200178 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200179
180 You can use the following command to easily list the options:
181
182 grep -a CONFIG_ coreboot.rom
183
184 Alternatively, you can also use cbfstool to print the image
185 contents (including the raw 'config' item we're looking for).
186
187 Example:
188
189 $ cbfstool coreboot.rom print
190 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
191 offset 0x0
192 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600193
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200194 Name Offset Type Size
195 cmos_layout.bin 0x0 cmos layout 1159
196 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200197 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200198 fallback/payload 0x80dc0 payload 51526
199 config 0x8d740 raw 3324
200 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200201
Furquan Shaikh94b18a12016-05-04 23:25:16 -0700202config NO_XIP_EARLY_STAGES
203 bool
204 default n if ARCH_X86
205 default y
206 help
207 Identify if --xip parameter needs to be passed into cbfstool for early
208 stages.
209
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300210config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200211 def_bool !LATE_CBMEM_INIT
212
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700213config COLLECT_TIMESTAMPS
214 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300215 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700216 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200217 Make coreboot create a table of timer-ID/timer-value pairs to
218 allow measuring time spent at different phases of the boot process.
219
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200220config USE_BLOBS
221 bool "Allow use of binary-only repository"
222 default n
223 help
224 This draws in the blobs repository, which contains binary files that
225 might be required for some chipsets or boards.
226 This flag ensures that a "Free" option remains available for users.
227
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800228config COVERAGE
229 bool "Code coverage support"
230 depends on COMPILER_GCC
231 default n
232 help
233 Add code coverage support for coreboot. This will store code
234 coverage information in CBMEM for extraction from user space.
235 If unsure, say N.
236
Stefan Reinauer58470e32014-10-17 13:08:36 +0200237config RELOCATABLE_MODULES
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200238 bool
Stefan Reinauer58470e32014-10-17 13:08:36 +0200239 default n
240 help
241 If RELOCATABLE_MODULES is selected then support is enabled for
242 building relocatable modules in the RAM stage. Those modules can be
243 loaded anywhere and all the relocations are handled automatically.
244
245config RELOCATABLE_RAMSTAGE
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200246 depends on EARLY_CBMEM_INIT
Stefan Reinauer58470e32014-10-17 13:08:36 +0200247 bool "Build the ramstage to be relocatable in 32-bit address space."
248 default n
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200249 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200250 help
251 The reloctable ramstage support allows for the ramstage to be built
252 as a relocatable module. The stage loader can identify a place
253 out of the OS way so that copying memory is unnecessary during an S3
254 wake. When selecting this option the romstage is responsible for
255 determing a stack location to use for loading the ramstage.
256
257config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
258 depends on RELOCATABLE_RAMSTAGE
259 bool "Cache the relocated ramstage outside of cbmem."
260 default n
261 help
262 The relocated ramstage is saved in an area specified by the
263 by the board and/or chipset.
264
Furquan Shaikh1e162bf2016-05-06 09:20:35 -0700265config NO_STAGE_CACHE
266 bool
267 default n
268 help
269 Do not save any component in stage cache for resume path. On resume,
270 all components would be read back from CBFS again.
271
Julius Werner86fc11d2015-10-09 13:37:58 -0700272# TODO: This doesn't belong here, move to src/arch/x86/Kconfig
Stefan Reinauer58470e32014-10-17 13:08:36 +0200273choice
274 prompt "Bootblock behaviour"
275 default BOOTBLOCK_SIMPLE
276
277config BOOTBLOCK_SIMPLE
278 bool "Always load fallback"
279
280config BOOTBLOCK_NORMAL
281 bool "Switch to normal if CMOS says so"
282
283endchoice
284
Julius Werner86fc11d2015-10-09 13:37:58 -0700285# To be selected by arch, SoC or mainboard if it does not want use the normal
286# src/lib/bootblock.c#main() C entry point.
287config BOOTBLOCK_CUSTOM
288 bool
289 default n
290
Stefan Reinauer58470e32014-10-17 13:08:36 +0200291config BOOTBLOCK_SOURCE
292 string
293 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
294 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
295
Alexandru Gagniucee464b12015-10-02 18:01:18 -0700296# To be selected by arch or platform if a C environment is available during the
297# bootblock. Normally this signifies availability of RW memory (e.g. SRAM).
298config C_ENVIRONMENT_BOOTBLOCK
Martin Roth95f33f4e2016-01-21 12:30:52 -0700299 bool
300 default n
Alexandru Gagniucee464b12015-10-02 18:01:18 -0700301
Timothy Pearson44724082015-03-16 11:47:45 -0500302config SKIP_MAX_REBOOT_CNT_CLEAR
303 bool "Do not clear reboot count after successful boot"
304 default n
Timothy Pearson3bfd7cc2015-11-01 02:13:17 -0600305 depends on BOOTBLOCK_NORMAL
Timothy Pearson44724082015-03-16 11:47:45 -0500306 help
307 Do not clear the reboot count immediately after successful boot.
308 Set to allow the payload to control normal/fallback image recovery.
Timothy Pearson3bfd7cc2015-11-01 02:13:17 -0600309 Note that it is the responsibility of the payload to reset the
310 normal boot bit to 1 after each successsful boot.
Timothy Pearson44724082015-03-16 11:47:45 -0500311
Stefan Reinauer58470e32014-10-17 13:08:36 +0200312config UPDATE_IMAGE
313 bool "Update existing coreboot.rom image"
314 default n
315 help
316 If this option is enabled, no new coreboot.rom file
317 is created. Instead it is expected that there already
318 is a suitable file for further processing.
319 The bootblock will not be modified.
320
Martin Roth5942e062016-01-20 14:59:21 -0700321 If unsure, select 'N'
322
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700323config GENERIC_GPIO_LIB
324 bool
325 default n
326 help
327 If enabled, compile the generic GPIO library. A "generic" GPIO
328 implies configurability usually found on SoCs, particularly the
329 ability to control internal pull resistors.
330
331config BOARD_ID_AUTO
332 bool
333 default n
334 help
335 Mainboards that can read a board ID from the hardware straps
336 (ie. GPIO) select this configuration option.
337
338config BOARD_ID_MANUAL
Vladimir Serbinenko1e161422015-05-30 22:47:22 +0200339 bool
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700340 default n
341 depends on !BOARD_ID_AUTO
342 help
343 If you want to maintain a board ID, but the hardware does not
344 have straps to automatically determine the ID, you can say Y
345 here and add a file named 'board_id' to CBFS. If you don't know
346 what this is about, say N.
347
348config BOARD_ID_STRING
349 string "Board ID"
350 default "(none)"
351 depends on BOARD_ID_MANUAL
352 help
353 This string is placed in the 'board_id' CBFS file for indicating
354 board type.
355
David Hendricks627b3bd2014-11-03 17:42:09 -0800356config RAM_CODE_SUPPORT
Vladimir Serbinenko8ef9c562015-05-30 22:55:44 +0200357 bool
David Hendricks627b3bd2014-11-03 17:42:09 -0800358 default n
359 help
360 If enabled, coreboot discovers RAM configuration (value obtained by
361 reading board straps) and stores it in coreboot table.
362
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400363config BOOTSPLASH_IMAGE
364 bool "Add a bootsplash image"
365 help
366 Select this option if you have a bootsplash image that you would
367 like to add to your ROM.
368
369 This will only add the image to the ROM. To actually run it check
370 options under 'Display' section.
371
372config BOOTSPLASH_FILE
373 string "Bootsplash path and filename"
374 depends on BOOTSPLASH_IMAGE
375 default "bootsplash.jpg"
376 help
377 The path and filename of the file to use as graphical bootsplash
378 screen. The file format has to be jpg.
379
Uwe Hermannc04be932009-10-05 13:55:28 +0000380endmenu
381
Martin Roth026e4dc2015-06-19 23:17:15 -0600382menu "Mainboard"
383
Stefan Reinauera48ca842015-04-04 01:58:28 +0200384source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000385
Martin Roth59ff3402016-02-09 09:06:46 -0700386# defaults for CBFS_SIZE are set at the end of the file.
Martin Roth026e4dc2015-06-19 23:17:15 -0600387config CBFS_SIZE
388 hex "Size of CBFS filesystem in ROM"
Martin Roth026e4dc2015-06-19 23:17:15 -0600389 help
390 This is the part of the ROM actually managed by CBFS, located at the
391 end of the ROM (passed through cbfstool -o) on x86 and at at the start
392 of the ROM (passed through cbfstool -s) everywhere else. It defaults
393 to span the whole ROM on all but Intel systems that use an Intel Firmware
394 Descriptor. It can be overridden to make coreboot live alongside other
395 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
396 binaries.
397
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200398config FMDFILE
399 string "fmap description file in fmd format"
Patrick Georgi5d7ab392015-12-12 00:23:15 +0100400 default "src/mainboard/$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200401 default ""
402 help
403 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
404 but in some cases more complex setups are required.
405 When an fmd is specified, it overrides the default format.
406
Martin Rothda1ca202015-12-26 16:51:16 -0700407endmenu
408
Martin Rothb09a5692016-01-24 19:38:33 -0700409# load site-local kconfig to allow user specific defaults and overrides
410source "site-local/Kconfig"
411
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200412config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600413 default n
414 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200415
Werner Zehc0fb3612016-01-14 15:08:36 +0100416config CBFS_AUTOGEN_ATTRIBUTES
417 default n
418 bool
419 help
420 If this option is selected, every file in cbfs which has a constraint
421 regarding position or alignment will get an additional file attribute
422 which describes this constraint.
423
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000424menu "Chipset"
425
Duncan Lauried2119762015-06-08 18:11:56 -0700426comment "SoC"
427source "src/soc/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000428comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200429source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000430comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200431source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000432comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200433source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000434comment "Super I/O"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200435source "src/superio/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000436comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200437source "src/ec/acpi/Kconfig"
438source "src/ec/*/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800439# FIXME move to vendorcode
Marc Jones78687972015-04-22 23:16:31 -0600440source "src/drivers/intel/fsp1_0/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000441
Martin Roth59aa2b12015-06-20 16:17:12 -0600442source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600443source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600444
Martin Rothe1523ec2015-06-19 22:30:43 -0600445source "src/arch/*/Kconfig"
446
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000447endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000448
Stefan Reinauera48ca842015-04-04 01:58:28 +0200449source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800450
Rudolf Marekd9c25492010-05-16 15:31:53 +0000451menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200452source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800453source "src/drivers/*/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000454endmenu
455
Martin Roth09210a12016-05-17 11:28:23 -0600456source "src/acpi/Kconfig"
457
Patrick Georgi0770f252015-04-22 13:28:21 +0200458config RTC
459 bool
460 default n
461
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700462config TPM
463 bool
464 default n
465 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700466 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700467 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700468 help
469 Enable this option to enable TPM support in coreboot.
470
471 If unsure, say N.
472
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300473config RAMTOP
474 hex
475 default 0x200000
476 depends on ARCH_X86
477
Patrick Georgi0588d192009-08-12 15:00:51 +0000478config HEAP_SIZE
479 hex
Myles Watson04000f42009-10-16 19:12:49 +0000480 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000481
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700482config STACK_SIZE
483 hex
Julius Werner66a476a2015-10-12 16:45:21 -0700484 default 0x1000 if ARCH_X86
485 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700486
Patrick Georgi0588d192009-08-12 15:00:51 +0000487config MAX_CPUS
488 int
489 default 1
490
491config MMCONF_SUPPORT_DEFAULT
492 bool
493 default n
494
495config MMCONF_SUPPORT
496 bool
497 default n
498
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200499config BOOTMODE_STRAPS
500 bool
501 default n
502
Stefan Reinauera48ca842015-04-04 01:58:28 +0200503source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000504
505config HAVE_ACPI_RESUME
506 bool
507 default n
508
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600509config RESUME_PATH_SAME_AS_BOOT
510 bool
511 default y if ARCH_X86
512 depends on HAVE_ACPI_RESUME
513 help
514 This option indicates that when a system resumes it takes the
515 same path as a regular boot. e.g. an x86 system runs from the
516 reset vector at 0xfffffff0 on both resume and warm/cold boot.
517
Patrick Georgi0588d192009-08-12 15:00:51 +0000518config HAVE_HARD_RESET
519 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000520 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000521 help
522 This variable specifies whether a given board has a hard_reset
523 function, no matter if it's provided by board code or chipset code.
524
Timothy Pearson44d53422015-05-18 16:04:10 -0500525config HAVE_ROMSTAGE_CONSOLE_SPINLOCK
526 bool
527 default n
528
Timothy Pearson7b22d842015-08-28 19:52:05 -0500529config HAVE_ROMSTAGE_NVRAM_CBFS_SPINLOCK
530 bool
531 default n
532 help
533 This should be enabled on certain plaforms, such as the AMD
534 SR565x, that cannot handle concurrent CBFS accesses from
535 multiple APs during early startup.
536
Timothy Pearsonc764c742015-08-28 20:48:17 -0500537config HAVE_ROMSTAGE_MICROCODE_CBFS_SPINLOCK
538 bool
539 default n
540
Aaron Durbina4217912013-04-29 22:31:51 -0500541config HAVE_MONOTONIC_TIMER
542 def_bool n
543 help
544 The board/chipset provides a monotonic timer.
545
Aaron Durbine5e36302014-09-25 10:05:15 -0500546config GENERIC_UDELAY
547 def_bool n
548 depends on HAVE_MONOTONIC_TIMER
549 help
550 The board/chipset uses a generic udelay function utilizing the
551 monotonic timer.
552
Aaron Durbin340ca912013-04-30 09:58:12 -0500553config TIMER_QUEUE
554 def_bool n
555 depends on HAVE_MONOTONIC_TIMER
556 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300557 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500558
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500559config COOP_MULTITASKING
560 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500561 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500562 help
563 Cooperative multitasking allows callbacks to be multiplexed on the
564 main thread of ramstage. With this enabled it allows for multiple
565 execution paths to take place when they have udelay() calls within
566 their code.
567
568config NUM_THREADS
569 int
570 default 4
571 depends on COOP_MULTITASKING
572 help
573 How many execution threads to cooperatively multitask with.
574
Patrick Georgi0588d192009-08-12 15:00:51 +0000575config HAVE_OPTION_TABLE
576 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000577 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000578 help
579 This variable specifies whether a given board has a cmos.layout
580 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000581 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000582
Patrick Georgi0588d192009-08-12 15:00:51 +0000583config PIRQ_ROUTE
584 bool
585 default n
586
587config HAVE_SMI_HANDLER
588 bool
589 default n
590
591config PCI_IO_CFG_EXT
592 bool
593 default n
594
595config IOAPIC
596 bool
597 default n
598
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200599config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700600 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200601 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700602
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000603# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000604config VIDEO_MB
605 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000606 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000607
Myles Watson45bb25f2009-09-22 18:49:08 +0000608config USE_WATCHDOG_ON_BOOT
609 bool
610 default n
611
612config VGA
613 bool
614 default n
615 help
616 Build board-specific VGA code.
617
618config GFXUMA
619 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000620 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000621 help
622 Enable Unified Memory Architecture for graphics.
623
Myles Watsonb8e20272009-10-15 13:35:47 +0000624config HAVE_ACPI_TABLES
625 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000626 help
627 This variable specifies whether a given board has ACPI table support.
628 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000629
630config HAVE_MP_TABLE
631 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000632 help
633 This variable specifies whether a given board has MP table support.
634 It is usually set in mainboard/*/Kconfig.
635 Whether or not the MP table is actually generated by coreboot
636 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000637
638config HAVE_PIRQ_TABLE
639 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000640 help
641 This variable specifies whether a given board has PIRQ table support.
642 It is usually set in mainboard/*/Kconfig.
643 Whether or not the PIRQ table is actually generated by coreboot
644 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000645
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500646config MAX_PIRQ_LINKS
647 int
648 default 4
649 help
650 This variable specifies the number of PIRQ interrupt links which are
651 routable. On most chipsets, this is 4, INTA through INTD. Some
652 chipsets offer more than four links, commonly up to INTH. They may
653 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
654 table specifies links greater than 4, pirq_route_irqs will not
655 function properly, unless this variable is correctly set.
656
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200657config COMMON_FADT
658 bool
659 default n
660
Aaron Durbin9420a522015-11-17 16:31:00 -0600661config ACPI_NHLT
662 bool
663 default n
664 help
665 Build support for NHLT (non HD Audio) ACPI table generation.
666
Myles Watsond73c1b52009-10-26 15:14:07 +0000667#These Options are here to avoid "undefined" warnings.
668#The actual selection and help texts are in the following menu.
669
Uwe Hermann168b11b2009-10-07 16:15:40 +0000670menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000671
Myles Watsonb8e20272009-10-15 13:35:47 +0000672config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800673 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
674 bool
675 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000676 help
677 Generate an MP table (conforming to the Intel MultiProcessor
678 specification 1.4) for this board.
679
680 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000681
Myles Watsonb8e20272009-10-15 13:35:47 +0000682config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800683 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
684 bool
685 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000686 help
687 Generate a PIRQ table for this board.
688
689 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000690
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200691config GENERATE_SMBIOS_TABLES
692 depends on ARCH_X86
693 bool "Generate SMBIOS tables"
694 default y
695 help
696 Generate SMBIOS tables for this board.
697
698 If unsure, say Y.
699
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200700config SMBIOS_PROVIDED_BY_MOBO
701 bool
702 default n
703
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200704config MAINBOARD_SERIAL_NUMBER
705 string "SMBIOS Serial Number"
706 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200707 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200708 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600709 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200710 The Serial Number to store in SMBIOS structures.
711
712config MAINBOARD_VERSION
713 string "SMBIOS Version Number"
714 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200715 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200716 default "1.0"
717 help
718 The Version Number to store in SMBIOS structures.
719
720config MAINBOARD_SMBIOS_MANUFACTURER
721 string "SMBIOS Manufacturer"
722 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200723 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200724 default MAINBOARD_VENDOR
725 help
726 Override the default Manufacturer stored in SMBIOS structures.
727
728config MAINBOARD_SMBIOS_PRODUCT_NAME
729 string "SMBIOS Product name"
730 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200731 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200732 default MAINBOARD_PART_NUMBER
733 help
734 Override the default Product name stored in SMBIOS structures.
735
Myles Watson45bb25f2009-09-22 18:49:08 +0000736endmenu
737
Martin Roth21c06502016-02-04 19:52:27 -0700738source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000739
Uwe Hermann168b11b2009-10-07 16:15:40 +0000740menu "Debugging"
741
742# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000743config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000744 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200745 default n
Denis 'GNUtoo' Carikli3747ba12015-12-10 22:04:56 +0100746 depends on CONSOLE_SERIAL
Patrick Georgi0588d192009-08-12 15:00:51 +0000747 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000748 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000749 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000750
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200751config GDB_WAIT
752 bool "Wait for a GDB connection"
753 default n
754 depends on GDB_STUB
755 help
756 If enabled, coreboot will wait for a GDB connection.
757
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800758config FATAL_ASSERTS
759 bool "Halt when hitting a BUG() or assertion error"
760 default n
761 help
762 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
763
Stefan Reinauerfe422182012-05-02 16:33:18 -0700764config DEBUG_CBFS
765 bool "Output verbose CBFS debug messages"
766 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700767 help
768 This option enables additional CBFS related debug messages.
769
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000770config HAVE_DEBUG_RAM_SETUP
771 def_bool n
772
Uwe Hermann01ce6012010-03-05 10:03:50 +0000773config DEBUG_RAM_SETUP
774 bool "Output verbose RAM init debug messages"
775 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000776 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000777 help
778 This option enables additional RAM init related debug messages.
779 It is recommended to enable this when debugging issues on your
780 board which might be RAM init related.
781
782 Note: This option will increase the size of the coreboot image.
783
784 If unsure, say N.
785
Patrick Georgie82618d2010-10-01 14:50:12 +0000786config HAVE_DEBUG_CAR
787 def_bool n
788
Peter Stuge5015f792010-11-10 02:00:32 +0000789config DEBUG_CAR
790 def_bool n
791 depends on HAVE_DEBUG_CAR
792
793if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000794# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
795# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000796config DEBUG_CAR
797 bool "Output verbose Cache-as-RAM debug messages"
798 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000799 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000800 help
801 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000802endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000803
Myles Watson80e914ff2010-06-01 19:25:31 +0000804config DEBUG_PIRQ
805 bool "Check PIRQ table consistency"
806 default n
807 depends on GENERATE_PIRQ_TABLE
808 help
809 If unsure, say N.
810
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000811config HAVE_DEBUG_SMBUS
812 def_bool n
813
Uwe Hermann01ce6012010-03-05 10:03:50 +0000814config DEBUG_SMBUS
815 bool "Output verbose SMBus debug messages"
816 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000817 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000818 help
819 This option enables additional SMBus (and SPD) debug messages.
820
821 Note: This option will increase the size of the coreboot image.
822
823 If unsure, say N.
824
825config DEBUG_SMI
826 bool "Output verbose SMI debug messages"
827 default n
828 depends on HAVE_SMI_HANDLER
Martin Roth3a543182015-09-28 15:27:24 -0600829 select SPI_FLASH_SMM if SPI_CONSOLE
Uwe Hermann01ce6012010-03-05 10:03:50 +0000830 help
831 This option enables additional SMI related debug messages.
832
833 Note: This option will increase the size of the coreboot image.
834
835 If unsure, say N.
836
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000837config DEBUG_SMM_RELOCATION
838 bool "Debug SMM relocation code"
839 default n
840 depends on HAVE_SMI_HANDLER
841 help
842 This option enables additional SMM handler relocation related
843 debug messages.
844
845 Note: This option will increase the size of the coreboot image.
846
847 If unsure, say N.
848
Uwe Hermanna953f372010-11-10 00:14:32 +0000849# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
850# printk(BIOS_DEBUG, ...) calls.
851config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800852 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
853 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000854 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000855 help
856 This option enables additional malloc related debug messages.
857
858 Note: This option will increase the size of the coreboot image.
859
860 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300861
862# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
863# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300864config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800865 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
866 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300867 default n
868 help
869 This option enables additional ACPI related debug messages.
870
871 Note: This option will slightly increase the size of the coreboot image.
872
873 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300874
Uwe Hermanna953f372010-11-10 00:14:32 +0000875# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
876# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000877config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800878 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
879 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000880 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000881 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000882 help
883 This option enables additional x86emu related debug messages.
884
885 Note: This option will increase the time to emulate a ROM.
886
887 If unsure, say N.
888
Uwe Hermann01ce6012010-03-05 10:03:50 +0000889config X86EMU_DEBUG
890 bool "Output verbose x86emu debug messages"
891 default n
892 depends on PCI_OPTION_ROM_RUN_YABEL
893 help
894 This option enables additional x86emu related debug messages.
895
896 Note: This option will increase the size of the coreboot image.
897
898 If unsure, say N.
899
900config X86EMU_DEBUG_JMP
901 bool "Trace JMP/RETF"
902 default n
903 depends on X86EMU_DEBUG
904 help
905 Print information about JMP and RETF opcodes from x86emu.
906
907 Note: This option will increase the size of the coreboot image.
908
909 If unsure, say N.
910
911config X86EMU_DEBUG_TRACE
912 bool "Trace all opcodes"
913 default n
914 depends on X86EMU_DEBUG
915 help
916 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000917
Uwe Hermann01ce6012010-03-05 10:03:50 +0000918 WARNING: This will produce a LOT of output and take a long time.
919
920 Note: This option will increase the size of the coreboot image.
921
922 If unsure, say N.
923
924config X86EMU_DEBUG_PNP
925 bool "Log Plug&Play accesses"
926 default n
927 depends on X86EMU_DEBUG
928 help
929 Print Plug And Play accesses made by option ROMs.
930
931 Note: This option will increase the size of the coreboot image.
932
933 If unsure, say N.
934
935config X86EMU_DEBUG_DISK
936 bool "Log Disk I/O"
937 default n
938 depends on X86EMU_DEBUG
939 help
940 Print Disk I/O related messages.
941
942 Note: This option will increase the size of the coreboot image.
943
944 If unsure, say N.
945
946config X86EMU_DEBUG_PMM
947 bool "Log PMM"
948 default n
949 depends on X86EMU_DEBUG
950 help
951 Print messages related to POST Memory Manager (PMM).
952
953 Note: This option will increase the size of the coreboot image.
954
955 If unsure, say N.
956
957
958config X86EMU_DEBUG_VBE
959 bool "Debug VESA BIOS Extensions"
960 default n
961 depends on X86EMU_DEBUG
962 help
963 Print messages related to VESA BIOS Extension (VBE) functions.
964
965 Note: This option will increase the size of the coreboot image.
966
967 If unsure, say N.
968
969config X86EMU_DEBUG_INT10
970 bool "Redirect INT10 output to console"
971 default n
972 depends on X86EMU_DEBUG
973 help
974 Let INT10 (i.e. character output) calls print messages to debug output.
975
976 Note: This option will increase the size of the coreboot image.
977
978 If unsure, say N.
979
980config X86EMU_DEBUG_INTERRUPTS
981 bool "Log intXX calls"
982 default n
983 depends on X86EMU_DEBUG
984 help
985 Print messages related to interrupt handling.
986
987 Note: This option will increase the size of the coreboot image.
988
989 If unsure, say N.
990
991config X86EMU_DEBUG_CHECK_VMEM_ACCESS
992 bool "Log special memory accesses"
993 default n
994 depends on X86EMU_DEBUG
995 help
996 Print messages related to accesses to certain areas of the virtual
997 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
998
999 Note: This option will increase the size of the coreboot image.
1000
1001 If unsure, say N.
1002
1003config X86EMU_DEBUG_MEM
1004 bool "Log all memory accesses"
1005 default n
1006 depends on X86EMU_DEBUG
1007 help
1008 Print memory accesses made by option ROM.
1009 Note: This also includes accesses to fetch instructions.
1010
1011 Note: This option will increase the size of the coreboot image.
1012
1013 If unsure, say N.
1014
1015config X86EMU_DEBUG_IO
1016 bool "Log IO accesses"
1017 default n
1018 depends on X86EMU_DEBUG
1019 help
1020 Print I/O accesses made by option ROM.
1021
1022 Note: This option will increase the size of the coreboot image.
1023
1024 If unsure, say N.
1025
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001026config X86EMU_DEBUG_TIMINGS
1027 bool "Output timing information"
1028 default n
1029 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1030 help
1031 Print timing information needed by i915tool.
1032
1033 If unsure, say N.
1034
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001035config DEBUG_TPM
1036 bool "Output verbose TPM debug messages"
1037 default n
1038 depends on TPM
1039 help
1040 This option enables additional TPM related debug messages.
1041
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001042config DEBUG_SPI_FLASH
1043 bool "Output verbose SPI flash debug messages"
1044 default n
1045 depends on SPI_FLASH
1046 help
1047 This option enables additional SPI flash related debug messages.
1048
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001049config DEBUG_USBDEBUG
1050 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1051 default n
1052 depends on USBDEBUG
1053 help
1054 This option enables additional USB 2.0 debug dongle related messages.
1055
1056 Select this to debug the connection of usbdebug dongle. Note that
1057 you need some other working console to receive the messages.
1058
Stefan Reinauer8e073822012-04-04 00:07:22 +02001059if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1060# Only visible with the right southbridge and loglevel.
1061config DEBUG_INTEL_ME
1062 bool "Verbose logging for Intel Management Engine"
1063 default n
1064 help
1065 Enable verbose logging for Intel Management Engine driver that
1066 is present on Intel 6-series chipsets.
1067endif
1068
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001069config TRACE
1070 bool "Trace function calls"
1071 default n
1072 help
1073 If enabled, every function will print information to console once
1074 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1075 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
Ben Gardner8420ad42015-11-18 10:46:53 -06001076 of calling function. Please note some printk related functions
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001077 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001078
1079config DEBUG_COVERAGE
1080 bool "Debug code coverage"
1081 default n
1082 depends on COVERAGE
1083 help
1084 If enabled, the code coverage hooks in coreboot will output some
1085 information about the coverage data that is dumped.
1086
Uwe Hermann168b11b2009-10-07 16:15:40 +00001087endmenu
1088
Myles Watsond73c1b52009-10-26 15:14:07 +00001089# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001090config ENABLE_APIC_EXT_ID
1091 bool
1092 default n
Myles Watson2e672732009-11-12 16:38:03 +00001093
1094config WARNINGS_ARE_ERRORS
1095 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001096 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001097
Martin Roth77c67b32015-06-25 09:36:27 -06001098# TODO: Remove this when all platforms are fixed.
1099config IASL_WARNINGS_ARE_ERRORS
1100 def_bool y
1101 help
1102 Select to Fail the build if a IASL generates a warning.
1103 This will be defaulted to disabled for the platforms that
1104 currently fail. This allows the REST of the platforms to
1105 have this check enabled while we're working to get those
1106 boards fixed.
1107
1108 DO NOT ADD TO ANY ADDITIONAL PLATFORMS INSTEAD OF FIXING
1109 THE ASL.
1110
Peter Stuge51eafde2010-10-13 06:23:02 +00001111# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1112# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1113# mutually exclusive. One of these options must be selected in the
1114# mainboard Kconfig if the chipset supports enabling and disabling of
1115# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1116# in mainboard/Kconfig to know if the button should be enabled or not.
1117
1118config POWER_BUTTON_DEFAULT_ENABLE
1119 def_bool n
1120 help
1121 Select when the board has a power button which can optionally be
1122 disabled by the user.
1123
1124config POWER_BUTTON_DEFAULT_DISABLE
1125 def_bool n
1126 help
1127 Select when the board has a power button which can optionally be
1128 enabled by the user, e.g. when the board ships with a jumper over
1129 the power switch contacts.
1130
1131config POWER_BUTTON_FORCE_ENABLE
1132 def_bool n
1133 help
1134 Select when the board requires that the power button is always
1135 enabled.
1136
1137config POWER_BUTTON_FORCE_DISABLE
1138 def_bool n
1139 help
1140 Select when the board requires that the power button is always
1141 disabled, e.g. when it has been hardwired to ground.
1142
1143config POWER_BUTTON_IS_OPTIONAL
1144 bool
1145 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1146 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1147 help
1148 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001149
1150config REG_SCRIPT
1151 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001152 default n
1153 help
1154 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001155
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001156config MAX_REBOOT_CNT
1157 int
1158 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001159 help
1160 Internal option that sets the maximum number of bootblock executions allowed
1161 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001162 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001163
1164config CBFS_SIZE
1165 hex
1166 default ROM_SIZE
1167 help
1168 This is the part of the ROM actually managed by CBFS. Set it to be
1169 equal to the full rom size if that hasn't been overridden by the
1170 chipset or mainboard.
Lee Leahy10605352016-02-14 17:01:40 -08001171
1172config DEBUG_BOOT_STATE
1173 bool
1174 default n
1175 help
1176 Control debugging of the boot state machine. When selected displays
1177 the state boundaries in ramstage.