Uwe Hermann | b80dbf0 | 2007-04-22 19:08:13 +0000 | [diff] [blame] | 1 | /* |
Stefan Reinauer | 7e61e45 | 2008-01-18 10:35:56 +0000 | [diff] [blame] | 2 | * This file is part of the coreboot project. |
Uwe Hermann | b80dbf0 | 2007-04-22 19:08:13 +0000 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2005 Linux Networx |
| 5 | * (Written by Eric Biederman <ebiederman@lnxi.com> for Linux Networx) |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation; version 2 of the License. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program; if not, write to the Free Software |
| 18 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| 19 | */ |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 20 | |
| 21 | #include <console/console.h> |
| 22 | #include <device/device.h> |
| 23 | #include <device/pci.h> |
| 24 | #include <device/pci_ids.h> |
| 25 | #include <device/pcix.h> |
| 26 | |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 27 | static void pcix_tune_dev(device_t dev) |
| 28 | { |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 29 | u32 status; |
| 30 | u16 orig_cmd, cmd; |
| 31 | unsigned int cap, max_read, max_tran; |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 32 | |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 33 | if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL) |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 34 | return; |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 35 | |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 36 | cap = pci_find_capability(dev, PCI_CAP_ID_PCIX); |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 37 | if (!cap) |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 38 | return; |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 39 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 40 | printk(BIOS_DEBUG, "%s PCI-X tuning\n", dev_path(dev)); |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 41 | |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 42 | status = pci_read_config32(dev, cap + PCI_X_STATUS); |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 43 | orig_cmd = cmd = pci_read_config16(dev, cap + PCI_X_CMD); |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 44 | |
| 45 | max_read = (status & PCI_X_STATUS_MAX_READ) >> 21; |
| 46 | max_tran = (status & PCI_X_STATUS_MAX_SPLIT) >> 23; |
| 47 | if (max_read != ((cmd & PCI_X_CMD_MAX_READ) >> 2)) { |
| 48 | cmd &= ~PCI_X_CMD_MAX_READ; |
| 49 | cmd |= max_read << 2; |
| 50 | } |
| 51 | if (max_tran != ((cmd & PCI_X_CMD_MAX_SPLIT) >> 4)) { |
| 52 | cmd &= ~PCI_X_CMD_MAX_SPLIT; |
| 53 | cmd |= max_tran << 4; |
| 54 | } |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 55 | |
| 56 | /* Don't attempt to handle PCI-X errors. */ |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 57 | cmd &= ~PCI_X_CMD_DPERR_E; |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 58 | |
Uwe Hermann | e487047 | 2010-11-04 23:23:47 +0000 | [diff] [blame] | 59 | /* Enable relaxed ordering. */ |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 60 | cmd |= PCI_X_CMD_ERO; |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 61 | |
| 62 | if (orig_cmd != cmd) |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 63 | pci_write_config16(dev, cap + PCI_X_CMD, cmd); |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 64 | } |
| 65 | |
Myles Watson | 894a347 | 2010-06-09 22:41:35 +0000 | [diff] [blame] | 66 | static void pcix_tune_bus(struct bus *bus) |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 67 | { |
| 68 | device_t child; |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 69 | |
| 70 | for (child = bus->children; child; child = child->sibling) |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 71 | pcix_tune_dev(child); |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 72 | } |
| 73 | |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 74 | const char *pcix_speed(u16 sstatus) |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 75 | { |
| 76 | static const char conventional[] = "Conventional PCI"; |
| 77 | static const char pcix_66mhz[] = "66MHz PCI-X"; |
| 78 | static const char pcix_100mhz[] = "100MHz PCI-X"; |
| 79 | static const char pcix_133mhz[] = "133MHz PCI-X"; |
| 80 | static const char pcix_266mhz[] = "266MHz PCI-X"; |
| 81 | static const char pcix_533mhz[] = "533MHZ PCI-X"; |
| 82 | static const char unknown[] = "Unknown"; |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 83 | const char *result; |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 84 | |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 85 | result = unknown; |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 86 | |
| 87 | switch (PCI_X_SSTATUS_MFREQ(sstatus)) { |
Stefan Reinauer | 14e2277 | 2010-04-27 06:56:47 +0000 | [diff] [blame] | 88 | case PCI_X_SSTATUS_CONVENTIONAL_PCI: |
| 89 | result = conventional; |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 90 | break; |
| 91 | case PCI_X_SSTATUS_MODE1_66MHZ: |
| 92 | result = pcix_66mhz; |
| 93 | break; |
| 94 | case PCI_X_SSTATUS_MODE1_100MHZ: |
| 95 | result = pcix_100mhz; |
| 96 | break; |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 97 | case PCI_X_SSTATUS_MODE1_133MHZ: |
| 98 | result = pcix_133mhz; |
| 99 | break; |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 100 | case PCI_X_SSTATUS_MODE2_266MHZ_REF_66MHZ: |
| 101 | case PCI_X_SSTATUS_MODE2_266MHZ_REF_100MHZ: |
| 102 | case PCI_X_SSTATUS_MODE2_266MHZ_REF_133MHZ: |
| 103 | result = pcix_266mhz; |
| 104 | break; |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 105 | case PCI_X_SSTATUS_MODE2_533MHZ_REF_66MHZ: |
| 106 | case PCI_X_SSTATUS_MODE2_533MHZ_REF_100MHZ: |
| 107 | case PCI_X_SSTATUS_MODE2_533MHZ_REF_133MHZ: |
| 108 | result = pcix_533mhz; |
| 109 | break; |
| 110 | } |
Uwe Hermann | e487047 | 2010-11-04 23:23:47 +0000 | [diff] [blame] | 111 | |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 112 | return result; |
| 113 | } |
| 114 | |
| 115 | unsigned int pcix_scan_bridge(device_t dev, unsigned int max) |
| 116 | { |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 117 | unsigned int pos; |
| 118 | u16 sstatus; |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 119 | |
Myles Watson | 894a347 | 2010-06-09 22:41:35 +0000 | [diff] [blame] | 120 | max = do_pci_scan_bridge(dev, max, pci_scan_bus); |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 121 | |
| 122 | /* Find the PCI-X capability. */ |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 123 | pos = pci_find_capability(dev, PCI_CAP_ID_PCIX); |
| 124 | sstatus = pci_read_config16(dev, pos + PCI_X_SEC_STATUS); |
| 125 | |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 126 | if (PCI_X_SSTATUS_MFREQ(sstatus) != PCI_X_SSTATUS_CONVENTIONAL_PCI) |
Myles Watson | 894a347 | 2010-06-09 22:41:35 +0000 | [diff] [blame] | 127 | pcix_tune_bus(dev->link_list); |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 128 | |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 129 | /* Print the PCI-X bus speed. */ |
| 130 | printk(BIOS_DEBUG, "PCI: %02x: %s\n", dev->link_list->secondary, |
| 131 | pcix_speed(sstatus)); |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 132 | |
| 133 | return max; |
| 134 | } |
| 135 | |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 136 | /** Default device operations for PCI-X bridges */ |
| 137 | static struct pci_operations pcix_bus_ops_pci = { |
| 138 | .set_subsystem = 0, |
| 139 | }; |
| 140 | |
| 141 | struct device_operations default_pcix_ops_bus = { |
| 142 | .read_resources = pci_bus_read_resources, |
| 143 | .set_resources = pci_dev_set_resources, |
| 144 | .enable_resources = pci_bus_enable_resources, |
Uwe Hermann | d453dd0 | 2010-10-18 00:00:57 +0000 | [diff] [blame] | 145 | .init = 0, |
| 146 | .scan_bus = pcix_scan_bridge, |
Yinghai Lu | 13f1c2a | 2005-07-08 02:49:49 +0000 | [diff] [blame] | 147 | .enable = 0, |
| 148 | .reset_bus = pci_bus_reset, |
| 149 | .ops_pci = &pcix_bus_ops_pci, |
| 150 | }; |