blob: 1249c05da5ec95c7cb43f0a237367b0ea5166337 [file] [log] [blame]
Jens Rottmannf31ca162008-11-19 12:19:09 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008 LiPPERT Embedded Computers GmbH
5 *
6 * Based on irq_tables.c from AMD's DB800 mainboard.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
21 */
22
23#include <arch/pirq_routing.h>
24#include <console/console.h>
25#include <arch/io.h>
26#include <arch/pirq_routing.h>
27#include "../../../southbridge/amd/cs5536/cs5536.h"
28
29/* Platform IRQs */
30#define PIRQA 10
31#define PIRQB 11
32#define PIRQC 5
33#define PIRQD 15
34
35/* Map */
36#define M_PIRQA (1 << PIRQA) /* Bitmap of supported IRQs */
37#define M_PIRQB (1 << PIRQB) /* Bitmap of supported IRQs */
38#define M_PIRQC (1 << PIRQC) /* Bitmap of supported IRQs */
39#define M_PIRQD (1 << PIRQD) /* Bitmap of supported IRQs */
40
41/* Link */
42#define L_PIRQA 1 /* Means Slot INTx# Connects To Chipset INTA# */
43#define L_PIRQB 2 /* Means Slot INTx# Connects To Chipset INTB# */
44#define L_PIRQC 3 /* Means Slot INTx# Connects To Chipset INTC# */
45#define L_PIRQD 4 /* Means Slot INTx# Connects To Chipset INTD# */
46
47const struct irq_routing_table intel_irq_routing_table = {
48 PIRQ_SIGNATURE, /* u32 signature */
49 PIRQ_VERSION, /* u16 version */
50 32 + 16 * IRQ_SLOT_COUNT, /* there can be total 7 devices on the bus */
51 0x00, /* Where the interrupt router lies (bus) */
52 (0x0F << 3) | 0x0, /* Where the interrupt router lies (dev) */
53 0x00, /* IRQs devoted exclusively to PCI usage */
54 0x100B, /* Vendor */
55 0x002B, /* Device */
56 0, /* Crap (miniport) */
57 {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}, /* u8 rfu[11] */
58 0xE0, /* u8 checksum , this has to set to some value that would give 0 after the sum of all bytes for this structure (including checksum) */
59 {
60 /* If you change the number of entries, change the IRQ_SLOT_COUNT above! */
61 /* bus, dev|fn, {link, bitmap}, {link, bitmap}, {link, bitmap}, {link, bitmap}, slot, rfu */
62 {0x00, (0x01 << 3) | 0x0, {{L_PIRQA, M_PIRQA}, {0x00, 0x00}, {0x00, 0x00}, {0x00, 0x00}}, 0x0, 0x0}, /* cpu */
63 {0x00, (0x0F << 3) | 0x0, {{L_PIRQA, M_PIRQA}, {L_PIRQB, M_PIRQB}, {L_PIRQC, M_PIRQC}, {L_PIRQD, M_PIRQD}}, 0x0, 0x0}, /* chipset */
64 {0x00, (0x0E << 3) | 0x0, {{L_PIRQA, M_PIRQA}, {0x00, 0x00}, {0x00, 0x00}, {0x00, 0x00}}, 0x0, 0x0}, /* ethernet */
65 {0x00, (0x0B << 3) | 0x0, {{L_PIRQA, M_PIRQA}, {L_PIRQB, M_PIRQB}, {L_PIRQC, M_PIRQC}, {L_PIRQD, M_PIRQD}}, 0x1, 0x0}, /* slot1 */
66 {0x00, (0x0A << 3) | 0x0, {{L_PIRQB, M_PIRQB}, {L_PIRQC, M_PIRQC}, {L_PIRQD, M_PIRQD}, {L_PIRQA, M_PIRQA}}, 0x2, 0x0}, /* slot2 */
67 {0x00, (0x09 << 3) | 0x0, {{L_PIRQC, M_PIRQC}, {L_PIRQD, M_PIRQD}, {L_PIRQA, M_PIRQA}, {L_PIRQB, M_PIRQB}}, 0x3, 0x0}, /* slot3 */
68 {0x00, (0x08 << 3) | 0x0, {{L_PIRQD, M_PIRQD}, {L_PIRQA, M_PIRQA}, {L_PIRQB, M_PIRQB}, {L_PIRQC, M_PIRQC}}, 0x4, 0x0}, /* slot4 */
69 }
70};
71
72unsigned long write_pirq_routing_table(unsigned long addr)
73{
74 return copy_pirq_routing_table(addr);
75}