blob: 6d9d92f764c5128f0fe9f3fba2ef7a27f862ed01 [file] [log] [blame]
Ed Swierk354e2d32008-03-16 23:39:24 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008 Arastra, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 *
19 */
20
Ed Swierk354e2d32008-03-16 23:39:24 +000021#include <stdint.h>
22#include <stdlib.h>
23#include <device/pci_def.h>
24#include <device/pci_ids.h>
25#include <arch/io.h>
26#include <device/pnp_def.h>
27#include <arch/romcc_io.h>
28#include <cpu/x86/lapic.h>
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000029#include <pc80/mc146818rtc.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000030#include <console/console.h>
Stefan Reinauerc13093b2009-09-23 18:51:03 +000031#include "lib/ramtest.c"
Ed Swierk354e2d32008-03-16 23:39:24 +000032#include "southbridge/intel/i3100/i3100_early_smbus.c"
33#include "southbridge/intel/i3100/i3100_early_lpc.c"
34#include "northbridge/intel/i3100/raminit.h"
35#include "superio/intel/i3100/i3100.h"
36#include "cpu/x86/lapic/boot_cpu.c"
37#include "cpu/x86/mtrr/earlymtrr.c"
38#include "superio/intel/i3100/i3100_early_serial.c"
39#include "northbridge/intel/i3100/memory_initialized.c"
40#include "cpu/x86/bist.h"
41
42#define SIO_GPIO_BASE 0x680
43#define SIO_XBUS_BASE 0x4880
44
45#define DEVPRES_CONFIG (DEVPRES_D1F0 | DEVPRES_D2F0)
46#define DEVPRES1_CONFIG (DEVPRES1_D0F1 | DEVPRES1_D8F0)
47
Ed Swierk354e2d32008-03-16 23:39:24 +000048static inline int spd_read_byte(u16 device, u8 address)
49{
50 return smbus_read_byte(device, address);
51}
52
53#include "northbridge/intel/i3100/raminit.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000054#include "lib/generic_sdram.c"
Ed Swierk354e2d32008-03-16 23:39:24 +000055#include "../jarrell/debug.c"
Stefan Reinauerd41a0bc2010-04-09 13:33:59 +000056#include "arch/i386/lib/stages.c"
Ed Swierk354e2d32008-03-16 23:39:24 +000057
Ed Swierk354e2d32008-03-16 23:39:24 +000058static void main(unsigned long bist)
59{
60 msr_t msr;
61 u16 perf;
62 static const struct mem_controller mch[] = {
63 {
64 .node_id = 0,
65 .f0 = PCI_DEV(0, 0x00, 0),
66 .f1 = PCI_DEV(0, 0x00, 1),
67 .f2 = PCI_DEV(0, 0x00, 2),
68 .f3 = PCI_DEV(0, 0x00, 3),
69 .channel0 = { (0xa<<3)|3, (0xa<<3)|2, (0xa<<3)|1, (0xa<<3)|0 },
70 .channel1 = { (0xa<<3)|7, (0xa<<3)|6, (0xa<<3)|5, (0xa<<3)|4 },
71 }
72 };
73
74 if (bist == 0) {
75 /* Skip this if there was a built in self test failure */
76 early_mtrr_init();
77 if (memory_initialized()) {
Stefan Reinauerd41a0bc2010-04-09 13:33:59 +000078 skip_romstage();
Ed Swierk354e2d32008-03-16 23:39:24 +000079 }
80 }
81 /* Set up the console */
82 i3100_enable_superio();
Stefan Reinauer08670622009-06-30 15:17:49 +000083 i3100_enable_serial(0x4e, I3100_SP1, CONFIG_TTYS0_BASE);
Ed Swierk354e2d32008-03-16 23:39:24 +000084 uart_init();
85 console_init();
86
Ed Swierk71f846c2008-03-30 11:31:15 +000087 /* Prevent the TCO timer from rebooting us */
88 i3100_halt_tco_timer();
89
Ed Swierk354e2d32008-03-16 23:39:24 +000090 /* Halt if there was a built in self test failure */
91 report_bist_failure(bist);
92
93 /* print_pci_devices(); */
94 enable_smbus();
95 /* dump_spd_registers(); */
96
97 /* Enable SpeedStep and automatic thermal throttling */
98 /* FIXME: move to Pentium M init code */
99 msr = rdmsr(0x1a0);
100 msr.lo |= (1 << 3) | (1 << 16);
101 wrmsr(0x1a0, msr);
102 msr = rdmsr(0x19d);
103 msr.lo |= (1 << 16);
104 wrmsr(0x19d, msr);
105
106 /* Set CPU frequency/voltage to maximum */
107 /* FIXME: move to Pentium M init code */
108 msr = rdmsr(0x198);
109 perf = msr.hi & 0xffff;
110 msr = rdmsr(0x199);
111 msr.lo &= 0xffff0000;
112 msr.lo |= perf;
113 wrmsr(0x199, msr);
114
115 sdram_initialize(ARRAY_SIZE(mch), mch);
116 /* dump_pci_devices(); */
117 /* dump_pci_device(PCI_DEV(0, 0x00, 0)); */
118 /* dump_bar14(PCI_DEV(0, 0x00, 0)); */
119
120 ram_check(0, 1024 * 1024);
121}
Stefan Reinauer798ef282010-03-29 22:08:01 +0000122