blob: e37d81e8a0481b61eab93b0998564927c3af311f [file] [log] [blame]
Yinghai Luf55b58d2007-02-17 14:28:11 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Yinghai Luf55b58d2007-02-17 14:28:11 +00003 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
Yinghai Luf55b58d2007-02-17 14:28:11 +000022#define RAMINIT_SYSINFO 1
23
24#define K8_ALLOCATE_IO_RANGE 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000025
26#define QRANK_DIMM_SUPPORT 1
27
28#if CONFIG_LOGICAL_CPUS==1
29#define SET_NB_CFG_54 1
30#endif
31
32//used by init_cpus and fidvid
Myles Watson9b43afd2010-04-08 15:09:53 +000033#define SET_FIDVID 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000034//if we want to wait for core1 done before DQS training, set it to 0
Myles Watson9b43afd2010-04-08 15:09:53 +000035#define SET_FIDVID_CORE0_ONLY 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000036
Stefan Reinauer08670622009-06-30 15:17:49 +000037#if CONFIG_K8_REV_F_SUPPORT == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000038#define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
39#endif
40
41#define DBGP_DEFAULT 7
Stefan Reinauer14e22772010-04-27 06:56:47 +000042
Yinghai Luf55b58d2007-02-17 14:28:11 +000043#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000044#include <string.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000045#include <device/pci_def.h>
46#include <device/pci_ids.h>
47#include <arch/io.h>
48#include <device/pnp_def.h>
49#include <arch/romcc_io.h>
50#include <cpu/x86/lapic.h>
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000051#include <pc80/mc146818rtc.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000052
Patrick Georgi12584e22010-05-08 09:14:51 +000053#include <console/console.h>
Stefan Reinauer7e00a442010-05-25 17:09:05 +000054#if CONFIG_USBDEBUG
Stefan Reinauerda323732010-05-25 16:17:45 +000055#include "southbridge/nvidia/mcp55/mcp55_enable_usbdebug.c"
56#include "pc80/usbdebug_serial.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000057#endif
Stefan Reinauerc13093b2009-09-23 18:51:03 +000058#include "lib/ramtest.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000059
60#include <cpu/amd/model_fxx_rev.h>
61
62#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
63#include "northbridge/amd/amdk8/raminit.h"
64#include "cpu/amd/model_fxx/apic_timer.c"
65#include "lib/delay.c"
66
Yinghai Luf55b58d2007-02-17 14:28:11 +000067#include "cpu/x86/lapic/boot_cpu.c"
68#include "northbridge/amd/amdk8/reset_test.c"
69#include "superio/ite/it8716f/it8716f_early_serial.c"
70#include "superio/ite/it8716f/it8716f_early_init.c"
71
Yinghai Luf55b58d2007-02-17 14:28:11 +000072#include "cpu/x86/bist.h"
73
Yinghai Luf55b58d2007-02-17 14:28:11 +000074#include "northbridge/amd/amdk8/debug.c"
75
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000076#include "cpu/x86/mtrr/earlymtrr.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000077
78#include "northbridge/amd/amdk8/setup_resource_map.c"
79
80#define SERIAL_DEV PNP_DEV(0x2e, IT8716F_SP1)
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +000081#define GPIO_DEV PNP_DEV(0x2e, IT8716F_GPIO)
Yinghai Luf55b58d2007-02-17 14:28:11 +000082
83#include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
84
Yinghai Luf55b58d2007-02-17 14:28:11 +000085static void memreset(int controllers, const struct mem_controller *ctrl)
86{
87}
88
89static inline void activate_spd_rom(const struct mem_controller *ctrl)
90{
91 /* nothing to do */
92}
93
94static inline int spd_read_byte(unsigned device, unsigned address)
95{
96 return smbus_read_byte(device, address);
97}
98
Yinghai Luf55b58d2007-02-17 14:28:11 +000099#define MCP55_NUM 1
100#define MCP55_USE_NIC 1
101#define MCP55_USE_AZA 1
102
103#define MCP55_PCI_E_X_0 0
104
105#define MCP55_MB_SETUP \
Torsten Duwee7537f12007-10-31 00:49:38 +0000106 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x68,/* GPIO38 PCI_REQ3 */ \
107 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x68,/* GPIO39 PCI_GNT3 */ \
108 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x68,/* GPIO40 PCI_GNT2 */ \
109 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x68,/* GPIO41 PCI_REQ2 */ \
Yinghai Luf55b58d2007-02-17 14:28:11 +0000110 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
111 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
112
113#include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
114#include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
115
Stefan Reinauerd55e26f2010-04-25 13:54:30 +0000116
117
118#include "northbridge/amd/amdk8/amdk8_f.h"
119#include "northbridge/amd/amdk8/incoherent_ht.c"
120#include "northbridge/amd/amdk8/coherent_ht.c"
121#include "northbridge/amd/amdk8/raminit_f.c"
122#include "lib/generic_sdram.c"
123
Stefan Reinauer14e22772010-04-27 06:56:47 +0000124#include "resourcemap.c"
Stefan Reinauerd55e26f2010-04-25 13:54:30 +0000125
126#include "cpu/amd/dualcore/dualcore.c"
127
Yinghai Luf55b58d2007-02-17 14:28:11 +0000128#include "cpu/amd/car/post_cache_as_ram.c"
129
130#include "cpu/amd/model_fxx/init_cpus.c"
131
132#include "cpu/amd/model_fxx/fidvid.c"
133
Yinghai Luf55b58d2007-02-17 14:28:11 +0000134#include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
135#include "northbridge/amd/amdk8/early_ht.c"
136
Yinghai Luf55b58d2007-02-17 14:28:11 +0000137static void sio_setup(void)
138{
Yinghai Luf55b58d2007-02-17 14:28:11 +0000139 uint32_t dword;
140 uint8_t byte;
141
142 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000143 byte |= 0x20;
Yinghai Luf55b58d2007-02-17 14:28:11 +0000144 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000145
Yinghai Luf55b58d2007-02-17 14:28:11 +0000146 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
147 dword |= (1<<0);
148 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000149
Yinghai Luf55b58d2007-02-17 14:28:11 +0000150 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
151 dword |= (1<<16);
152 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
153}
154
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000155void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Yinghai Luf55b58d2007-02-17 14:28:11 +0000156{
157 static const uint16_t spd_addr [] = {
Stefan Reinauer23836e22010-04-15 12:39:29 +0000158 // Node 0
Yinghai Luf55b58d2007-02-17 14:28:11 +0000159 (0xa<<3)|0, (0xa<<3)|2, 0, 0,
160 (0xa<<3)|1, (0xa<<3)|3, 0, 0,
Stefan Reinauer23836e22010-04-15 12:39:29 +0000161 // Node 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000162 (0xa<<3)|4, (0xa<<3)|6, 0, 0,
163 (0xa<<3)|5, (0xa<<3)|7, 0, 0,
Yinghai Luf55b58d2007-02-17 14:28:11 +0000164 };
165
Stefan Reinauer14e22772010-04-27 06:56:47 +0000166 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE
Stefan Reinauer23836e22010-04-15 12:39:29 +0000167 + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000168
169 int needs_reset = 0;
170 unsigned bsp_apicid = 0;
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +0000171 uint8_t tmp = 0;
Yinghai Luf55b58d2007-02-17 14:28:11 +0000172
Patrick Georgi2bd91002010-03-18 16:46:50 +0000173 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000174 /* Nothing special needs to be done to find bus 0 */
175 /* Allow the HT devices to be found */
176
177 enumerate_ht_chain();
178
179 sio_setup();
180
181 /* Setup the mcp55 */
182 mcp55_enable_rom();
183 }
184
Yinghai Luf55b58d2007-02-17 14:28:11 +0000185 if (bist == 0) {
186 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
187 }
188
189 pnp_enter_ext_func_mode(SERIAL_DEV);
Carl-Daniel Hailfingere13abe52007-11-14 17:57:04 +0000190 /* The following line will set CLKIN to 24 MHz, external */
191 pnp_write_config(SERIAL_DEV, IT8716F_CONFIG_REG_CLOCKSEL, 0x11);
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +0000192 tmp = pnp_read_config(SERIAL_DEV, IT8716F_CONFIG_REG_SWSUSP);
193 /* Is serial flash enabled? Then enable writing to serial flash. */
194 if (tmp & 0x0e) {
195 pnp_write_config(SERIAL_DEV, IT8716F_CONFIG_REG_SWSUSP, tmp | 0x10);
196 pnp_set_logical_device(GPIO_DEV);
197 /* Set Serial Flash interface to 0x0820 */
198 pnp_write_config(GPIO_DEV, 0x64, 0x08);
199 pnp_write_config(GPIO_DEV, 0x65, 0x20);
200 /* We can get away with not resetting the logical device because
Stefan Reinauer08670622009-06-30 15:17:49 +0000201 * it8716f_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE) will do that.
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +0000202 */
203 }
Stefan Reinauer08670622009-06-30 15:17:49 +0000204 it8716f_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000205 pnp_exit_ext_func_mode(SERIAL_DEV);
206
207 setup_mb_resource_map();
208
209 uart_init();
Stefan Reinauer14e22772010-04-27 06:56:47 +0000210
Yinghai Luf55b58d2007-02-17 14:28:11 +0000211 /* Halt if there was a built in self test failure */
212 report_bist_failure(bist);
213
Stefan Reinauer7e00a442010-05-25 17:09:05 +0000214#if CONFIG_USBDEBUG
Stefan Reinauer75a05dc2010-05-25 16:35:51 +0000215 mcp55_enable_usbdebug(DBGP_DEFAULT);
216 early_usbdebug_init();
Yinghai Luf55b58d2007-02-17 14:28:11 +0000217#endif
218 console_init();
Myles Watson08e0fb82010-03-22 16:33:25 +0000219 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000220
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000221 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000222
Stefan Reinauer08670622009-06-30 15:17:49 +0000223#if CONFIG_MEM_TRAIN_SEQ == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000224 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
225#endif
226 setup_coherent_ht_domain(); // routing table and start other core0
227
228 wait_all_core0_started();
229#if CONFIG_LOGICAL_CPUS==1
230 // It is said that we should start core1 after all core0 launched
231 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
232 * So here need to make sure last core0 is started, esp for two way system,
233 * (there may be apic id conflicts in that case)
234 */
235 start_other_cores();
236 wait_all_other_cores_started(bsp_apicid);
237#endif
238
239 /* it will set up chains and store link pair for optimization later */
240 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
241
Myles Watson9b43afd2010-04-08 15:09:53 +0000242#if SET_FIDVID == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000243
244 {
245 msr_t msr;
246 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000247 print_debug("begin msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000248
249 }
250
251 enable_fid_change();
252
253 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
254
255 init_fidvid_bsp(bsp_apicid);
256
257 // show final fid and vid
258 {
259 msr_t msr;
260 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000261 print_debug("end msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000262
263 }
264#endif
265
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000266 init_timer(); // Need to use TMICT to synconize FID/VID
267
Yinghai Luf55b58d2007-02-17 14:28:11 +0000268 needs_reset |= optimize_link_coherent_ht();
269 needs_reset |= optimize_link_incoherent_ht(sysinfo);
270 needs_reset |= mcp55_early_setup_x();
271
272 // fidvid change will issue one LDTSTOP and the HT change will be effective too
273 if (needs_reset) {
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000274 print_info("ht reset -\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000275 soft_reset();
276 }
277 allow_all_aps_stop(bsp_apicid);
278
279 //It's the time to set ctrl in sysinfo now;
280 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
281
Stefan Reinauer14e22772010-04-27 06:56:47 +0000282 enable_smbus();
Yinghai Luf55b58d2007-02-17 14:28:11 +0000283
Yinghai Luf55b58d2007-02-17 14:28:11 +0000284 /* all ap stopped? */
Yinghai Luf55b58d2007-02-17 14:28:11 +0000285
286 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
287
288 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now
289
290}
291