blob: bcead81e9e338da590c8f7e49b96fd585724c386 [file] [log] [blame]
Morgan Tsai1602dd52007-10-29 21:00:14 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Morgan Tsai1602dd52007-10-29 21:00:14 +00003 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 * Copyright (C) 2007 Silicon Integrated Systems Corp. (SiS)
7 * Written by Morgan Tsai <my_tsai@sis.com> for SiS.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
Morgan Tsai1602dd52007-10-29 21:00:14 +000024#define RAMINIT_SYSINFO 1
25
26#define K8_ALLOCATE_IO_RANGE 1
Morgan Tsai1602dd52007-10-29 21:00:14 +000027
28#define QRANK_DIMM_SUPPORT 1
29
30#if CONFIG_LOGICAL_CPUS==1
31#define SET_NB_CFG_54 1
32#endif
33
34//used by init_cpus and fidvid
Myles Watson9b43afd2010-04-08 15:09:53 +000035#define SET_FIDVID 1
Morgan Tsai1602dd52007-10-29 21:00:14 +000036//if we want to wait for core1 done before DQS training, set it to 0
Myles Watson9b43afd2010-04-08 15:09:53 +000037#define SET_FIDVID_CORE0_ONLY 1
Morgan Tsai1602dd52007-10-29 21:00:14 +000038
Stefan Reinauer08670622009-06-30 15:17:49 +000039#if CONFIG_K8_REV_F_SUPPORT == 1
Morgan Tsai1602dd52007-10-29 21:00:14 +000040#define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
41#endif
42
43#define DBGP_DEFAULT 7
Morgan Tsai218c2652007-11-02 16:09:58 +000044
Morgan Tsai1602dd52007-10-29 21:00:14 +000045#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000046#include <string.h>
Morgan Tsai1602dd52007-10-29 21:00:14 +000047#include <device/pci_def.h>
48#include <device/pci_ids.h>
49#include <arch/io.h>
50#include <device/pnp_def.h>
51#include <arch/romcc_io.h>
52#include <cpu/x86/lapic.h>
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000053#include <pc80/mc146818rtc.h>
Morgan Tsai1602dd52007-10-29 21:00:14 +000054
Patrick Georgi12584e22010-05-08 09:14:51 +000055#include <console/console.h>
Stefan Reinauer7e00a442010-05-25 17:09:05 +000056#if CONFIG_USBDEBUG
Stefan Reinauerda323732010-05-25 16:17:45 +000057#include "southbridge/sis/sis966/sis966_enable_usbdebug.c"
58#include "pc80/usbdebug_serial.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000059#endif
Stefan Reinauerc13093b2009-09-23 18:51:03 +000060#include "lib/ramtest.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000061
62#include <cpu/amd/model_fxx_rev.h>
63
64#include "southbridge/sis/sis966/sis966_early_smbus.c"
65#include "southbridge/sis/sis966/sis966_enable_rom.c"
66#include "northbridge/amd/amdk8/raminit.h"
67#include "cpu/amd/model_fxx/apic_timer.c"
68#include "lib/delay.c"
69
Morgan Tsai1602dd52007-10-29 21:00:14 +000070#include "cpu/x86/lapic/boot_cpu.c"
71#include "northbridge/amd/amdk8/reset_test.c"
72#include "superio/ite/it8716f/it8716f_early_serial.c"
73#include "superio/ite/it8716f/it8716f_early_init.c"
74
Morgan Tsai1602dd52007-10-29 21:00:14 +000075#include "cpu/x86/bist.h"
76
Morgan Tsai1602dd52007-10-29 21:00:14 +000077#include "northbridge/amd/amdk8/debug.c"
78
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000079#include "cpu/x86/mtrr/earlymtrr.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000080
81#include "northbridge/amd/amdk8/setup_resource_map.c"
82
Morgan Tsai218c2652007-11-02 16:09:58 +000083#define SERIAL_DEV PNP_DEV(0x2e, IT8716F_SP1)
Morgan Tsai1602dd52007-10-29 21:00:14 +000084
85#include "southbridge/sis/sis966/sis966_early_ctrl.c"
86
Morgan Tsai1602dd52007-10-29 21:00:14 +000087static void memreset(int controllers, const struct mem_controller *ctrl)
88{
89}
90
91static inline void activate_spd_rom(const struct mem_controller *ctrl)
92{
93 /* nothing to do */
94}
95
96static inline int spd_read_byte(unsigned device, unsigned address)
97{
98 return smbus_read_byte(device, address);
99}
100
101#include "northbridge/amd/amdk8/amdk8_f.h"
Morgan Tsai1602dd52007-10-29 21:00:14 +0000102#include "northbridge/amd/amdk8/incoherent_ht.c"
Stefan Reinauer23836e22010-04-15 12:39:29 +0000103#include "northbridge/amd/amdk8/coherent_ht.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +0000104#include "northbridge/amd/amdk8/raminit_f.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +0000105#include "lib/generic_sdram.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +0000106
Morgan Tsai218c2652007-11-02 16:09:58 +0000107#include "resourcemap.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +0000108
109#include "cpu/amd/dualcore/dualcore.c"
110
111#define SIS966_NUM 1
112#define SIS966_USE_NIC 1
113#define SIS966_USE_AZA 1
114
115#define SIS966_PCI_E_X_0 0
116
117#define SIS966_MB_SETUP \
118 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x44,/* GPIO38 PCI_REQ3 */ \
119 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x44,/* GPIO39 PCI_GNT3 */ \
120 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x44,/* GPIO40 PCI_GNT2 */ \
121 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x44,/* GPIO41 PCI_REQ2 */ \
122 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
123 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
124
125#include "southbridge/sis/sis966/sis966_early_setup_ss.h"
126#include "southbridge/sis/sis966/sis966_early_setup_car.c"
127
Stefan Reinauer853263b2010-04-09 10:43:49 +0000128
Morgan Tsai1602dd52007-10-29 21:00:14 +0000129
130#include "cpu/amd/car/post_cache_as_ram.c"
131
132#include "cpu/amd/model_fxx/init_cpus.c"
133
134#include "cpu/amd/model_fxx/fidvid.c"
135
Morgan Tsai1602dd52007-10-29 21:00:14 +0000136#include "northbridge/amd/amdk8/early_ht.c"
137
Morgan Tsai1602dd52007-10-29 21:00:14 +0000138static void sio_setup(void)
139{
Morgan Tsai1602dd52007-10-29 21:00:14 +0000140 uint32_t dword;
141 uint8_t byte;
142
143 byte = pci_read_config8(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0x7b);
Morgan Tsai218c2652007-11-02 16:09:58 +0000144 byte |= 0x20;
Morgan Tsai1602dd52007-10-29 21:00:14 +0000145 pci_write_config8(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0x7b, byte);
Morgan Tsai218c2652007-11-02 16:09:58 +0000146
Morgan Tsai1602dd52007-10-29 21:00:14 +0000147 dword = pci_read_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa0);
148 dword |= (1<<0);
149 pci_write_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa0, dword);
Morgan Tsai218c2652007-11-02 16:09:58 +0000150
Morgan Tsai1602dd52007-10-29 21:00:14 +0000151 dword = pci_read_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa4);
152 dword |= (1<<16);
153 pci_write_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa4, dword);
154}
155
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000156void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Morgan Tsai1602dd52007-10-29 21:00:14 +0000157{
158 static const uint16_t spd_addr [] = {
Stefan Reinauer23836e22010-04-15 12:39:29 +0000159 // Node 0
Morgan Tsai1602dd52007-10-29 21:00:14 +0000160 (0xa<<3)|0, (0xa<<3)|2, 0, 0,
161 (0xa<<3)|1, (0xa<<3)|3, 0, 0,
Stefan Reinauer23836e22010-04-15 12:39:29 +0000162 // Node 1
Morgan Tsai1602dd52007-10-29 21:00:14 +0000163 (0xa<<3)|4, (0xa<<3)|6, 0, 0,
164 (0xa<<3)|5, (0xa<<3)|7, 0, 0,
Morgan Tsai1602dd52007-10-29 21:00:14 +0000165 };
166
Stefan Reinauer56a684a2010-04-07 15:40:26 +0000167 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE +
168 CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000169
170 int needs_reset = 0;
171 unsigned bsp_apicid = 0;
172
Patrick Georgi2bd91002010-03-18 16:46:50 +0000173 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000174 /* Nothing special needs to be done to find bus 0 */
175 /* Allow the HT devices to be found */
176
177 enumerate_ht_chain();
178
179 sio_setup();
180
181 /* Setup the sis966 */
182 sis966_enable_rom();
183 }
184
Morgan Tsai1602dd52007-10-29 21:00:14 +0000185 if (bist == 0) {
186 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
187 }
188
189 pnp_enter_ext_func_mode(SERIAL_DEV);
190 pnp_write_config(SERIAL_DEV, 0x23, 0);
Stefan Reinauer08670622009-06-30 15:17:49 +0000191 it8716f_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000192 pnp_exit_ext_func_mode(SERIAL_DEV);
193
194 setup_mb_resource_map();
195
196 uart_init();
Morgan Tsai218c2652007-11-02 16:09:58 +0000197
Morgan Tsai1602dd52007-10-29 21:00:14 +0000198 /* Halt if there was a built in self test failure */
199 report_bist_failure(bist);
200
Stefan Reinauer7e00a442010-05-25 17:09:05 +0000201#if CONFIG_USBDEBUG
Stefan Reinauer75a05dc2010-05-25 16:35:51 +0000202 sis966_enable_usbdebug(DBGP_DEFAULT);
203 early_usbdebug_init();
Morgan Tsai1602dd52007-10-29 21:00:14 +0000204#endif
205 console_init();
Myles Watson08e0fb82010-03-22 16:33:25 +0000206 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000207
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000208 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\n");
Morgan Tsai1602dd52007-10-29 21:00:14 +0000209
Stefan Reinauer08670622009-06-30 15:17:49 +0000210#if CONFIG_MEM_TRAIN_SEQ == 1
Morgan Tsai1602dd52007-10-29 21:00:14 +0000211 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
212#endif
213 setup_coherent_ht_domain(); // routing table and start other core0
214
215 wait_all_core0_started();
216#if CONFIG_LOGICAL_CPUS==1
217 // It is said that we should start core1 after all core0 launched
218 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
219 * So here need to make sure last core0 is started, esp for two way system,
220 * (there may be apic id conflicts in that case)
221 */
222 start_other_cores();
223 wait_all_other_cores_started(bsp_apicid);
224#endif
225
226 /* it will set up chains and store link pair for optimization later */
227 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
228
Myles Watson9b43afd2010-04-08 15:09:53 +0000229#if SET_FIDVID == 1
Morgan Tsai1602dd52007-10-29 21:00:14 +0000230
231 {
232 msr_t msr;
233 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000234 print_debug("begin msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Morgan Tsai1602dd52007-10-29 21:00:14 +0000235
236 }
237
238 enable_fid_change();
239
240 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
241
242 init_fidvid_bsp(bsp_apicid);
243
244 // show final fid and vid
245 {
246 msr_t msr;
247 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000248 print_debug("end msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Morgan Tsai1602dd52007-10-29 21:00:14 +0000249
250 }
251#endif
252
253 needs_reset |= optimize_link_coherent_ht();
254 needs_reset |= optimize_link_incoherent_ht(sysinfo);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000255
256 // fidvid change will issue one LDTSTOP and the HT change will be effective too
257 if (needs_reset) {
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000258 print_info("ht reset -\n");
Morgan Tsai1602dd52007-10-29 21:00:14 +0000259 soft_reset();
260 }
261 allow_all_aps_stop(bsp_apicid);
262
263 //It's the time to set ctrl in sysinfo now;
264 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
265
266 sis_init_stage1();
Morgan Tsai218c2652007-11-02 16:09:58 +0000267 enable_smbus();
268
Morgan Tsai1602dd52007-10-29 21:00:14 +0000269 //do we need apci timer, tsc...., only debug need it for better output
270 /* all ap stopped? */
271// init_timer(); // Need to use TMICT to synconize FID/VID
272
273 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
274
275 sis_init_stage2();
276 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now
277
278}
279