blob: 5a36ac61cd08d1c711649562d440736b42a36050 [file] [log] [blame]
Morgan Tsai1602dd52007-10-29 21:00:14 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Morgan Tsai1602dd52007-10-29 21:00:14 +00003 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 * Copyright (C) 2007 Silicon Integrated Systems Corp. (SiS)
7 * Written by Morgan Tsai <my_tsai@sis.com> for SiS.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
Patrick Georgie1667822012-05-05 15:29:32 +020024#if CONFIG_K8_REV_F_SUPPORT
Morgan Tsai1602dd52007-10-29 21:00:14 +000025#define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
26#endif
27
Morgan Tsai1602dd52007-10-29 21:00:14 +000028#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000029#include <string.h>
Morgan Tsai1602dd52007-10-29 21:00:14 +000030#include <device/pci_def.h>
31#include <device/pci_ids.h>
32#include <arch/io.h>
33#include <device/pnp_def.h>
34#include <arch/romcc_io.h>
35#include <cpu/x86/lapic.h>
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000036#include <pc80/mc146818rtc.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000037#include <console/console.h>
Uwe Hermann6dc92f02010-11-21 11:36:03 +000038#include <spd.h>
Morgan Tsai1602dd52007-10-29 21:00:14 +000039#include <cpu/amd/model_fxx_rev.h>
Patrick Georgi5692c572010-10-05 13:40:31 +000040#include "southbridge/sis/sis966/sis966.h"
stepan836ae292010-12-08 05:42:47 +000041#include "southbridge/sis/sis966/early_smbus.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000042#include "northbridge/amd/amdk8/raminit.h"
43#include "cpu/amd/model_fxx/apic_timer.c"
44#include "lib/delay.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000045#include "cpu/x86/lapic/boot_cpu.c"
46#include "northbridge/amd/amdk8/reset_test.c"
stepan8301d832010-12-08 07:07:33 +000047#include "superio/ite/it8716f/early_serial.c"
48#include "superio/ite/it8716f/early_init.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000049#include "cpu/x86/bist.h"
Morgan Tsai1602dd52007-10-29 21:00:14 +000050#include "northbridge/amd/amdk8/debug.c"
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000051#include "cpu/x86/mtrr/earlymtrr.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000052#include "northbridge/amd/amdk8/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000053#include "southbridge/sis/sis966/early_ctrl.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000054
Morgan Tsai218c2652007-11-02 16:09:58 +000055#define SERIAL_DEV PNP_DEV(0x2e, IT8716F_SP1)
Morgan Tsai1602dd52007-10-29 21:00:14 +000056
Uwe Hermann7b997052010-11-21 22:47:22 +000057static void memreset(int controllers, const struct mem_controller *ctrl) { }
58static void activate_spd_rom(const struct mem_controller *ctrl) { }
Morgan Tsai1602dd52007-10-29 21:00:14 +000059
60static inline int spd_read_byte(unsigned device, unsigned address)
61{
62 return smbus_read_byte(device, address);
63}
64
stepan8301d832010-12-08 07:07:33 +000065#include "northbridge/amd/amdk8/f.h"
Morgan Tsai1602dd52007-10-29 21:00:14 +000066#include "northbridge/amd/amdk8/incoherent_ht.c"
Stefan Reinauer23836e22010-04-15 12:39:29 +000067#include "northbridge/amd/amdk8/coherent_ht.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000068#include "northbridge/amd/amdk8/raminit_f.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000069#include "lib/generic_sdram.c"
Morgan Tsai218c2652007-11-02 16:09:58 +000070#include "resourcemap.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000071#include "cpu/amd/dualcore/dualcore.c"
72
73#define SIS966_NUM 1
74#define SIS966_USE_NIC 1
75#define SIS966_USE_AZA 1
76
77#define SIS966_PCI_E_X_0 0
78
79#define SIS966_MB_SETUP \
80 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x44,/* GPIO38 PCI_REQ3 */ \
81 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x44,/* GPIO39 PCI_GNT3 */ \
82 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x44,/* GPIO40 PCI_GNT2 */ \
83 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x44,/* GPIO41 PCI_REQ2 */ \
84 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
85 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
86
stepan836ae292010-12-08 05:42:47 +000087#include "southbridge/sis/sis966/early_setup_ss.h"
Morgan Tsai1602dd52007-10-29 21:00:14 +000088#include "cpu/amd/car/post_cache_as_ram.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000089#include "cpu/amd/model_fxx/init_cpus.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000090#include "cpu/amd/model_fxx/fidvid.c"
Morgan Tsai1602dd52007-10-29 21:00:14 +000091#include "northbridge/amd/amdk8/early_ht.c"
92
Morgan Tsai1602dd52007-10-29 21:00:14 +000093static void sio_setup(void)
94{
Morgan Tsai1602dd52007-10-29 21:00:14 +000095 uint32_t dword;
96 uint8_t byte;
97
98 byte = pci_read_config8(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0x7b);
Morgan Tsai218c2652007-11-02 16:09:58 +000099 byte |= 0x20;
Morgan Tsai1602dd52007-10-29 21:00:14 +0000100 pci_write_config8(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0x7b, byte);
Morgan Tsai218c2652007-11-02 16:09:58 +0000101
Morgan Tsai1602dd52007-10-29 21:00:14 +0000102 dword = pci_read_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa0);
103 dword |= (1<<0);
104 pci_write_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa0, dword);
Morgan Tsai218c2652007-11-02 16:09:58 +0000105
Morgan Tsai1602dd52007-10-29 21:00:14 +0000106 dword = pci_read_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa4);
107 dword |= (1<<16);
108 pci_write_config32(PCI_DEV(0, SIS966_DEVN_BASE+1 , 0), 0xa4, dword);
109}
110
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000111void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Morgan Tsai1602dd52007-10-29 21:00:14 +0000112{
113 static const uint16_t spd_addr [] = {
Uwe Hermann7b997052010-11-21 22:47:22 +0000114 // Node 0
115 DIMM0, DIMM2, 0, 0,
116 DIMM1, DIMM3, 0, 0,
117 // Node 1
118 DIMM4, DIMM6, 0, 0,
119 DIMM5, DIMM7, 0, 0,
Morgan Tsai1602dd52007-10-29 21:00:14 +0000120 };
121
Stefan Reinauer56a684a2010-04-07 15:40:26 +0000122 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE +
123 CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000124 int needs_reset = 0;
125 unsigned bsp_apicid = 0;
126
Patrick Georgi2bd91002010-03-18 16:46:50 +0000127 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000128 /* Nothing special needs to be done to find bus 0 */
129 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000130 enumerate_ht_chain();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000131 sio_setup();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000132 }
133
Uwe Hermann7b997052010-11-21 22:47:22 +0000134 if (bist == 0)
Morgan Tsai1602dd52007-10-29 21:00:14 +0000135 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000136
137 pnp_enter_ext_func_mode(SERIAL_DEV);
138 pnp_write_config(SERIAL_DEV, 0x23, 0);
Stefan Reinauer08670622009-06-30 15:17:49 +0000139 it8716f_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000140 pnp_exit_ext_func_mode(SERIAL_DEV);
141
142 setup_mb_resource_map();
143
Stefan Reinauer42fa7fe2011-04-20 20:54:07 +0000144 console_init();
Morgan Tsai218c2652007-11-02 16:09:58 +0000145
Morgan Tsai1602dd52007-10-29 21:00:14 +0000146 /* Halt if there was a built in self test failure */
147 report_bist_failure(bist);
148
Myles Watson08e0fb82010-03-22 16:33:25 +0000149 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000150
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000151 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\n");
Morgan Tsai1602dd52007-10-29 21:00:14 +0000152
Stefan Reinauer08670622009-06-30 15:17:49 +0000153#if CONFIG_MEM_TRAIN_SEQ == 1
Morgan Tsai1602dd52007-10-29 21:00:14 +0000154 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
155#endif
156 setup_coherent_ht_domain(); // routing table and start other core0
157
158 wait_all_core0_started();
Patrick Georgie1667822012-05-05 15:29:32 +0200159#if CONFIG_LOGICAL_CPUS
Morgan Tsai1602dd52007-10-29 21:00:14 +0000160 // It is said that we should start core1 after all core0 launched
161 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
162 * So here need to make sure last core0 is started, esp for two way system,
163 * (there may be apic id conflicts in that case)
164 */
165 start_other_cores();
166 wait_all_other_cores_started(bsp_apicid);
167#endif
168
169 /* it will set up chains and store link pair for optimization later */
170 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
171
Patrick Georgi76e81522010-11-16 21:25:29 +0000172#if CONFIG_SET_FIDVID
Morgan Tsai1602dd52007-10-29 21:00:14 +0000173 {
174 msr_t msr;
175 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000176 print_debug("begin msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Morgan Tsai1602dd52007-10-29 21:00:14 +0000177 }
Morgan Tsai1602dd52007-10-29 21:00:14 +0000178 enable_fid_change();
Morgan Tsai1602dd52007-10-29 21:00:14 +0000179 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000180 init_fidvid_bsp(bsp_apicid);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000181 // show final fid and vid
182 {
183 msr_t msr;
184 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000185 print_debug("end msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Morgan Tsai1602dd52007-10-29 21:00:14 +0000186 }
187#endif
188
189 needs_reset |= optimize_link_coherent_ht();
190 needs_reset |= optimize_link_incoherent_ht(sysinfo);
Morgan Tsai1602dd52007-10-29 21:00:14 +0000191
192 // fidvid change will issue one LDTSTOP and the HT change will be effective too
193 if (needs_reset) {
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000194 print_info("ht reset -\n");
Morgan Tsai1602dd52007-10-29 21:00:14 +0000195 soft_reset();
196 }
197 allow_all_aps_stop(bsp_apicid);
198
199 //It's the time to set ctrl in sysinfo now;
200 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
201
202 sis_init_stage1();
Morgan Tsai218c2652007-11-02 16:09:58 +0000203 enable_smbus();
204
Morgan Tsai1602dd52007-10-29 21:00:14 +0000205 //do we need apci timer, tsc...., only debug need it for better output
206 /* all ap stopped? */
207// init_timer(); // Need to use TMICT to synconize FID/VID
208
209 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
210
211 sis_init_stage2();
212 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now
Morgan Tsai1602dd52007-10-29 21:00:14 +0000213}