blob: 86bb594c94b000f87a7cbfd15194cd29f7812c7c [file] [log] [blame]
Yinghai Luf55b58d2007-02-17 14:28:11 +00001/*
2 * This file is part of the LinuxBIOS project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
22#define ASSEMBLY 1
23#define __ROMCC__
24
25#define RAMINIT_SYSINFO 1
26
27#define K8_ALLOCATE_IO_RANGE 1
28//#define K8_SCAN_PCI_BUS 1
29
30
31#define QRANK_DIMM_SUPPORT 1
32
33#if CONFIG_LOGICAL_CPUS==1
34#define SET_NB_CFG_54 1
35#endif
36
37//used by init_cpus and fidvid
38#define K8_SET_FIDVID 1
39//if we want to wait for core1 done before DQS training, set it to 0
40#define K8_SET_FIDVID_CORE0_ONLY 1
41
42#if K8_REV_F_SUPPORT == 1
43#define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
44#endif
45
46#define DBGP_DEFAULT 7
47
48#include <stdint.h>
49#include <device/pci_def.h>
50#include <device/pci_ids.h>
51#include <arch/io.h>
52#include <device/pnp_def.h>
53#include <arch/romcc_io.h>
54#include <cpu/x86/lapic.h>
55#include "option_table.h"
56#include "pc80/mc146818rtc_early.c"
57
58#if USE_FAILOVER_IMAGE==0
59#include "pc80/serial.c"
60#include "arch/i386/lib/console.c"
61#if CONFIG_USBDEBUG_DIRECT
62#include "southbridge/nvidia/mcp55/mcp55_enable_usbdebug_direct.c"
63#include "pc80/usbdebug_direct_serial.c"
64#endif
65#include "ram/ramtest.c"
66
67#include <cpu/amd/model_fxx_rev.h>
68
69#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
70#include "northbridge/amd/amdk8/raminit.h"
71#include "cpu/amd/model_fxx/apic_timer.c"
72#include "lib/delay.c"
73
74#endif
75
76#include "cpu/x86/lapic/boot_cpu.c"
77#include "northbridge/amd/amdk8/reset_test.c"
78#include "superio/ite/it8716f/it8716f_early_serial.c"
79#include "superio/ite/it8716f/it8716f_early_init.c"
80
81#if USE_FAILOVER_IMAGE==0
82
83#include "cpu/x86/bist.h"
84
85#if CONFIG_USE_INIT == 0
86 #include "lib/memcpy.c"
87#endif
88
89#include "northbridge/amd/amdk8/debug.c"
90
91#include "cpu/amd/mtrr/amd_earlymtrr.c"
92
93#include "northbridge/amd/amdk8/setup_resource_map.c"
94
95#define SERIAL_DEV PNP_DEV(0x2e, IT8716F_SP1)
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +000096#define GPIO_DEV PNP_DEV(0x2e, IT8716F_GPIO)
Yinghai Luf55b58d2007-02-17 14:28:11 +000097
98#include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
99
100static void memreset_setup(void)
101{
102}
103
104static void memreset(int controllers, const struct mem_controller *ctrl)
105{
106}
107
108static inline void activate_spd_rom(const struct mem_controller *ctrl)
109{
110 /* nothing to do */
111}
112
113static inline int spd_read_byte(unsigned device, unsigned address)
114{
115 return smbus_read_byte(device, address);
116}
117
118#include "northbridge/amd/amdk8/amdk8_f.h"
119#include "northbridge/amd/amdk8/coherent_ht.c"
120
121#include "northbridge/amd/amdk8/incoherent_ht.c"
122
123#include "northbridge/amd/amdk8/raminit_f.c"
124
125#include "sdram/generic_sdram.c"
126
127#include "resourcemap.c"
128
129#include "cpu/amd/dualcore/dualcore.c"
130
131#define MCP55_NUM 1
132#define MCP55_USE_NIC 1
133#define MCP55_USE_AZA 1
134
135#define MCP55_PCI_E_X_0 0
136
137#define MCP55_MB_SETUP \
Torsten Duwee7537f12007-10-31 00:49:38 +0000138 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x68,/* GPIO38 PCI_REQ3 */ \
139 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x68,/* GPIO39 PCI_GNT3 */ \
140 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x68,/* GPIO40 PCI_GNT2 */ \
141 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x68,/* GPIO41 PCI_REQ2 */ \
Yinghai Luf55b58d2007-02-17 14:28:11 +0000142 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
143 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
144
145#include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
146#include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
147
148#include "cpu/amd/car/copy_and_run.c"
149
150#include "cpu/amd/car/post_cache_as_ram.c"
151
152#include "cpu/amd/model_fxx/init_cpus.c"
153
154#include "cpu/amd/model_fxx/fidvid.c"
155
156#endif
157
158#if ((HAVE_FAILOVER_BOOT==1) && (USE_FAILOVER_IMAGE == 1)) || ((HAVE_FAILOVER_BOOT==0) && (USE_FALLBACK_IMAGE == 1))
159
160#include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
161#include "northbridge/amd/amdk8/early_ht.c"
162
163
164static void sio_setup(void)
165{
166
167 unsigned value;
168 uint32_t dword;
169 uint8_t byte;
170
171 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
172 byte |= 0x20;
173 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
174
175 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
176 dword |= (1<<0);
177 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
178
179 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
180 dword |= (1<<16);
181 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
182}
183
184void failover_process(unsigned long bist, unsigned long cpu_init_detectedx)
185{
186 unsigned last_boot_normal_x = last_boot_normal();
187
188 /* Is this a cpu only reset? or Is this a secondary cpu? */
189 if ((cpu_init_detectedx) || (!boot_cpu())) {
190 if (last_boot_normal_x) {
191 goto normal_image;
192 } else {
193 goto fallback_image;
194 }
195 }
196
197 /* Nothing special needs to be done to find bus 0 */
198 /* Allow the HT devices to be found */
199
200 enumerate_ht_chain();
201
202 sio_setup();
203
204 /* Setup the mcp55 */
205 mcp55_enable_rom();
206
207 /* Is this a deliberate reset by the bios */
208 if (bios_reset_detected() && last_boot_normal_x) {
209 goto normal_image;
210 }
211 /* This is the primary cpu how should I boot? */
212 else if (do_normal_boot()) {
213 goto normal_image;
214 }
215 else {
216 goto fallback_image;
217 }
218 normal_image:
219 __asm__ volatile ("jmp __normal_image"
220 : /* outputs */
221 : "a" (bist), "b" (cpu_init_detectedx) /* inputs */
222 );
223
224 fallback_image:
225#if HAVE_FAILOVER_BOOT==1
226 __asm__ volatile ("jmp __fallback_image"
227 : /* outputs */
228 : "a" (bist), "b" (cpu_init_detectedx) /* inputs */
229 )
230#endif
231 ;
232}
233#endif
234void real_main(unsigned long bist, unsigned long cpu_init_detectedx);
235
236void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
237{
238#if HAVE_FAILOVER_BOOT==1
239 #if USE_FAILOVER_IMAGE==1
240 failover_process(bist, cpu_init_detectedx);
241 #else
242 real_main(bist, cpu_init_detectedx);
243 #endif
244#else
245 #if USE_FALLBACK_IMAGE == 1
246 failover_process(bist, cpu_init_detectedx);
247 #endif
248 real_main(bist, cpu_init_detectedx);
249#endif
250}
251
252#if USE_FAILOVER_IMAGE==0
253
254void real_main(unsigned long bist, unsigned long cpu_init_detectedx)
255{
256 static const uint16_t spd_addr [] = {
257 (0xa<<3)|0, (0xa<<3)|2, 0, 0,
258 (0xa<<3)|1, (0xa<<3)|3, 0, 0,
259#if CONFIG_MAX_PHYSICAL_CPUS > 1
260 (0xa<<3)|4, (0xa<<3)|6, 0, 0,
261 (0xa<<3)|5, (0xa<<3)|7, 0, 0,
262#endif
263 };
264
265 struct sys_info *sysinfo = (DCACHE_RAM_BASE + DCACHE_RAM_SIZE - DCACHE_RAM_GLOBAL_VAR_SIZE);
266
267 int needs_reset = 0;
268 unsigned bsp_apicid = 0;
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +0000269 uint8_t tmp = 0;
Yinghai Luf55b58d2007-02-17 14:28:11 +0000270
271 if (bist == 0) {
272 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
273 }
274
275 pnp_enter_ext_func_mode(SERIAL_DEV);
Carl-Daniel Hailfingere13abe52007-11-14 17:57:04 +0000276 /* The following line will set CLKIN to 24 MHz, external */
277 pnp_write_config(SERIAL_DEV, IT8716F_CONFIG_REG_CLOCKSEL, 0x11);
Carl-Daniel Hailfinger34153ac2007-11-14 15:09:30 +0000278 tmp = pnp_read_config(SERIAL_DEV, IT8716F_CONFIG_REG_SWSUSP);
279 /* Is serial flash enabled? Then enable writing to serial flash. */
280 if (tmp & 0x0e) {
281 pnp_write_config(SERIAL_DEV, IT8716F_CONFIG_REG_SWSUSP, tmp | 0x10);
282 pnp_set_logical_device(GPIO_DEV);
283 /* Set Serial Flash interface to 0x0820 */
284 pnp_write_config(GPIO_DEV, 0x64, 0x08);
285 pnp_write_config(GPIO_DEV, 0x65, 0x20);
286 /* We can get away with not resetting the logical device because
287 * it8716f_enable_dev(SERIAL_DEV, TTYS0_BASE) will do that.
288 */
289 }
Yinghai Luf55b58d2007-02-17 14:28:11 +0000290 it8716f_enable_dev(SERIAL_DEV, TTYS0_BASE);
291 pnp_exit_ext_func_mode(SERIAL_DEV);
292
293 setup_mb_resource_map();
294
295 uart_init();
296
297 /* Halt if there was a built in self test failure */
298 report_bist_failure(bist);
299
300
301#if CONFIG_USBDEBUG_DIRECT
302 mcp55_enable_usbdebug_direct(DBGP_DEFAULT);
303 early_usbdebug_direct_init();
304#endif
305 console_init();
306 print_debug("*sysinfo range: ["); print_debug_hex32(sysinfo); print_debug(","); print_debug_hex32((unsigned long)sysinfo+sizeof(struct sys_info)); print_debug(")\r\n");
307
308 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\r\n");
309
310#if MEM_TRAIN_SEQ == 1
311 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
312#endif
313 setup_coherent_ht_domain(); // routing table and start other core0
314
315 wait_all_core0_started();
316#if CONFIG_LOGICAL_CPUS==1
317 // It is said that we should start core1 after all core0 launched
318 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
319 * So here need to make sure last core0 is started, esp for two way system,
320 * (there may be apic id conflicts in that case)
321 */
322 start_other_cores();
323 wait_all_other_cores_started(bsp_apicid);
324#endif
325
326 /* it will set up chains and store link pair for optimization later */
327 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
328
329#if K8_SET_FIDVID == 1
330
331 {
332 msr_t msr;
333 msr=rdmsr(0xc0010042);
334 print_debug("begin msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\r\n");
335
336 }
337
338 enable_fid_change();
339
340 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
341
342 init_fidvid_bsp(bsp_apicid);
343
344 // show final fid and vid
345 {
346 msr_t msr;
347 msr=rdmsr(0xc0010042);
348 print_debug("end msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\r\n");
349
350 }
351#endif
352
353 needs_reset |= optimize_link_coherent_ht();
354 needs_reset |= optimize_link_incoherent_ht(sysinfo);
355 needs_reset |= mcp55_early_setup_x();
356
357 // fidvid change will issue one LDTSTOP and the HT change will be effective too
358 if (needs_reset) {
359 print_info("ht reset -\r\n");
360 soft_reset();
361 }
362 allow_all_aps_stop(bsp_apicid);
363
364 //It's the time to set ctrl in sysinfo now;
365 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
366
367 enable_smbus();
368
369 memreset_setup();
370
371 //do we need apci timer, tsc...., only debug need it for better output
372 /* all ap stopped? */
373// init_timer(); // Need to use TMICT to synconize FID/VID
374
375 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
376
377 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now
378
379}
380
381
382#endif