blob: 309aa27ce68c7ac5709a109a606839dd2374e5a6 [file] [log] [blame]
Corey Osgoode99bd102007-06-14 06:10:57 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Corey Osgoode99bd102007-06-14 06:10:57 +00003 *
4 * Copyright (C) 2007 Corey Osgood <corey_osgood@verizon.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#ifndef IGNORE_I82801XX_DEVICE_LIST
Uwe Hermanndfb3c132007-06-19 22:47:11 +000022#warning "The i82801xx code currently supports, on a testing/experimental"
23#warning "basis, these devices:"
24#warning "i82801aa, i82801ab, i82801ba, i82801ca, i82801db, i82801dbm,"
25#warning "i82801eb, and i82801er."
26#warning "Using this without modification on any other i82801 version will"
27#warning "probably work until RAM init, but will fail after that."
Corey Osgoode99bd102007-06-14 06:10:57 +000028#endif
29
30#ifndef SOUTHBRIDGE_INTEL_I82801XX_CHIP_H
31#define SOUTHBRIDGE_INTEL_I82801XX_CHIP_H
32
Uwe Hermanndfb3c132007-06-19 22:47:11 +000033struct southbridge_intel_i82801xx_config {
Corey Osgoode99bd102007-06-14 06:10:57 +000034};
35
36extern struct chip_operations southbridge_intel_i82801xx_ops;
37
Uwe Hermanndfb3c132007-06-19 22:47:11 +000038#endif /* SOUTHBRIDGE_INTEL_I82801XX_CHIP_H */