blob: 3a3140d10667d697ca09f3c4e9f4600c132b12a6 [file] [log] [blame]
Yinghai Luf55b58d2007-02-17 14:28:11 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Yinghai Luf55b58d2007-02-17 14:28:11 +00003 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
Yinghai Luf55b58d2007-02-17 14:28:11 +000022#define RAMINIT_SYSINFO 1
23
24#define K8_ALLOCATE_IO_RANGE 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000025
26#define QRANK_DIMM_SUPPORT 1
27
28#if CONFIG_LOGICAL_CPUS==1
29#define SET_NB_CFG_54 1
30#endif
31
32//used by init_cpus and fidvid
Myles Watson9b43afd2010-04-08 15:09:53 +000033#define SET_FIDVID 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000034//if we want to wait for core1 done before DQS training, set it to 0
Myles Watson9b43afd2010-04-08 15:09:53 +000035#define SET_FIDVID_CORE0_ONLY 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000036
Stefan Reinauer08670622009-06-30 15:17:49 +000037#if CONFIG_K8_REV_F_SUPPORT == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +000038#define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
39#endif
Stefan Reinauer14e22772010-04-27 06:56:47 +000040
Yinghai Luf55b58d2007-02-17 14:28:11 +000041#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000042#include <string.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000043#include <device/pci_def.h>
44#include <device/pci_ids.h>
45#include <arch/io.h>
46#include <device/pnp_def.h>
47#include <arch/romcc_io.h>
48#include <cpu/x86/lapic.h>
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000049#include <pc80/mc146818rtc.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000050
Patrick Georgi12584e22010-05-08 09:14:51 +000051#include <console/console.h>
Patrick Georgid0835952010-10-05 09:07:10 +000052#include <lib.h>
Yinghai Luf55b58d2007-02-17 14:28:11 +000053
54#include <cpu/amd/model_fxx_rev.h>
55
Stefan Reinauerbcb8c972010-04-25 18:06:32 +000056// for enable the FAN
57#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000058#include "northbridge/amd/amdk8/raminit.h"
59#include "cpu/amd/model_fxx/apic_timer.c"
60#include "lib/delay.c"
61
Yinghai Luf55b58d2007-02-17 14:28:11 +000062#include "cpu/x86/lapic/boot_cpu.c"
63#include "northbridge/amd/amdk8/reset_test.c"
64#include "superio/winbond/w83627hf/w83627hf_early_serial.c"
65#include "superio/winbond/w83627hf/w83627hf_early_init.c"
66
Yinghai Luf55b58d2007-02-17 14:28:11 +000067#include "cpu/x86/bist.h"
68
Yinghai Luf55b58d2007-02-17 14:28:11 +000069#include "northbridge/amd/amdk8/debug.c"
70
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000071#include "cpu/x86/mtrr/earlymtrr.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000072
Yinghai Luf55b58d2007-02-17 14:28:11 +000073#include "northbridge/amd/amdk8/setup_resource_map.c"
74
75#define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
76
77#include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
78
Yinghai Luf55b58d2007-02-17 14:28:11 +000079static void memreset(int controllers, const struct mem_controller *ctrl)
80{
81}
82
83static inline void activate_spd_rom(const struct mem_controller *ctrl)
84{
85 /* nothing to do */
86}
87
88static inline int spd_read_byte(unsigned device, unsigned address)
89{
90 return smbus_read_byte(device, address);
91}
92
93#include "northbridge/amd/amdk8/amdk8_f.h"
Yinghai Luf55b58d2007-02-17 14:28:11 +000094#include "northbridge/amd/amdk8/incoherent_ht.c"
Stefan Reinauer23836e22010-04-15 12:39:29 +000095#include "northbridge/amd/amdk8/coherent_ht.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000096#include "northbridge/amd/amdk8/raminit_f.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000097#include "lib/generic_sdram.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +000098
Stefan Reinauer14e22772010-04-27 06:56:47 +000099#include "resourcemap.c"
Yinghai Luf55b58d2007-02-17 14:28:11 +0000100
101#include "cpu/amd/dualcore/dualcore.c"
102
103#define MCP55_NUM 1
104#define MCP55_USE_NIC 1
105#define MCP55_USE_AZA 1
106
107#define MCP55_PCI_E_X_0 4
108
109#include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
110#include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
111
Yinghai Luf55b58d2007-02-17 14:28:11 +0000112#include "cpu/amd/car/post_cache_as_ram.c"
113
114#include "cpu/amd/model_fxx/init_cpus.c"
115
116#include "cpu/amd/model_fxx/fidvid.c"
117
Yinghai Luf55b58d2007-02-17 14:28:11 +0000118#include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
119#include "northbridge/amd/amdk8/early_ht.c"
120
Yinghai Luf55b58d2007-02-17 14:28:11 +0000121static void sio_setup(void)
122{
Yinghai Luf55b58d2007-02-17 14:28:11 +0000123 uint32_t dword;
124 uint8_t byte;
125 enable_smbus();
126// smbusx_write_byte(1, (0x58>>1), 0, 0x80); /* select bank0 */
127 smbusx_write_byte(1, (0x58>>1), 0xb1, 0xff); /* set FAN ctrl to DC mode */
128
129 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000130 byte |= 0x20;
Yinghai Luf55b58d2007-02-17 14:28:11 +0000131 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000132
Yinghai Luf55b58d2007-02-17 14:28:11 +0000133 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
134 dword |= (1<<0);
135 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000136
Yinghai Luf55b58d2007-02-17 14:28:11 +0000137 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
138 dword |= (1<<16);
139 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000140}
141
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000142void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Yinghai Luf55b58d2007-02-17 14:28:11 +0000143{
144 static const uint16_t spd_addr [] = {
Stefan Reinauer523ebd92010-04-14 18:59:42 +0000145 // Node 0
Yinghai Luf55b58d2007-02-17 14:28:11 +0000146 (0xa<<3)|0, (0xa<<3)|2, 0, 0,
147 (0xa<<3)|1, (0xa<<3)|3, 0, 0,
Stefan Reinauer523ebd92010-04-14 18:59:42 +0000148 // Node 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000149 (0xa<<3)|4, (0xa<<3)|6, 0, 0,
150 (0xa<<3)|5, (0xa<<3)|7, 0, 0,
Yinghai Luf55b58d2007-02-17 14:28:11 +0000151 };
152
Stefan Reinauer523ebd92010-04-14 18:59:42 +0000153 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE
154 + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000155
156 int needs_reset = 0;
157 unsigned bsp_apicid = 0;
158
Patrick Georgi2bd91002010-03-18 16:46:50 +0000159 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000160 /* Nothing special needs to be done to find bus 0 */
161 /* Allow the HT devices to be found */
162
163 enumerate_ht_chain();
164
165 sio_setup();
166
167 /* Setup the mcp55 */
168 mcp55_enable_rom();
169 }
170
Yinghai Luf55b58d2007-02-17 14:28:11 +0000171 if (bist == 0) {
172 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
173 }
174
175 pnp_enter_ext_func_mode(SERIAL_DEV);
176 pnp_write_config(SERIAL_DEV, 0x24, 0x84 | (1 << 6));
Stefan Reinauer08670622009-06-30 15:17:49 +0000177 w83627hf_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000178 pnp_exit_ext_func_mode(SERIAL_DEV);
179
180 uart_init();
181 console_init();
Stefan Reinauer14e22772010-04-27 06:56:47 +0000182
Yinghai Luf55b58d2007-02-17 14:28:11 +0000183 /* Halt if there was a built in self test failure */
184 report_bist_failure(bist);
185
Myles Watson08e0fb82010-03-22 16:33:25 +0000186 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000187
188 setup_mb_resource_map();
189
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000190 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000191
Stefan Reinauer08670622009-06-30 15:17:49 +0000192#if CONFIG_MEM_TRAIN_SEQ == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000193 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
194#endif
195 setup_coherent_ht_domain(); // routing table and start other core0
196
197 wait_all_core0_started();
198#if CONFIG_LOGICAL_CPUS==1
199 // It is said that we should start core1 after all core0 launched
200 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
201 * So here need to make sure last core0 is started, esp for two way system,
202 * (there may be apic id conflicts in that case)
203 */
204 start_other_cores();
205 wait_all_other_cores_started(bsp_apicid);
206#endif
207
208 /* it will set up chains and store link pair for optimization later */
209 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
210
Myles Watson9b43afd2010-04-08 15:09:53 +0000211#if SET_FIDVID == 1
Yinghai Luf55b58d2007-02-17 14:28:11 +0000212 {
213 msr_t msr;
214 msr=rdmsr(0xc0010042);
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000215 printk(BIOS_DEBUG, "begin msr fid, vid %08x, %08x\n", msr.hi, msr.lo);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000216 }
217
218 enable_fid_change();
219
220 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
221
222 init_fidvid_bsp(bsp_apicid);
223
224 // show final fid and vid
225 {
226 msr_t msr;
227 msr=rdmsr(0xc0010042);
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000228 printk(BIOS_DEBUG, "end msr fid, vid %08x, %08x\n", msr.hi, msr.lo);
Yinghai Luf55b58d2007-02-17 14:28:11 +0000229 }
230#endif
231
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000232 init_timer(); // Need to use TMICT to synconize FID/VID
233
Yinghai Luf55b58d2007-02-17 14:28:11 +0000234 needs_reset |= optimize_link_coherent_ht();
235 needs_reset |= optimize_link_incoherent_ht(sysinfo);
236 needs_reset |= mcp55_early_setup_x();
237
238 // fidvid change will issue one LDTSTOP and the HT change will be effective too
239 if (needs_reset) {
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000240 print_info("ht reset -\n");
Yinghai Luf55b58d2007-02-17 14:28:11 +0000241 soft_reset();
242 }
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000243
Yinghai Luf55b58d2007-02-17 14:28:11 +0000244 allow_all_aps_stop(bsp_apicid);
245
246 //It's the time to set ctrl in sysinfo now;
247 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
248
249// enable_smbus(); /* enable in sio_setup */
250
Yinghai Luf55b58d2007-02-17 14:28:11 +0000251 /* all ap stopped? */
Yinghai Luf55b58d2007-02-17 14:28:11 +0000252
253 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
254
255 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now
Yinghai Luf55b58d2007-02-17 14:28:11 +0000256}